Performance Monitor
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
25-77
Clock cycle occurred in which the inbound buffer is full to any
priority (measured from when EOP received to EOP transferred
on OCN). Event asserted for as many clock cycles as this is
true.
C6:12
Clock cycle occurred in which the inbound buffer is full to priority
0 (measured from when EOP received to EOP transferred on
OCN). Event asserted for as many clock cycles as this is true.
C5:12
Clock cycle occurred in which the inbound buffer is full to priority
1 (measured from when EOP received to EOP transferred on
OCN). Event asserted for as many clock cycles as this is true.
C3:15
Clock cycle occurred in which the inbound buffer is full to priority
2 (measured from when EOP received to EOP transferred on
OCN). Event asserted for as many clock cycles as this is true.
C2:15
Clock cycle occurred in which the inbound buffer is full to priority
3 (measured from when EOP received to EOP transferred on
OCN). Event asserted for as many clock cycles as this is true.
C1:11
Non idles transmitted. This can be used to determine the
RapidIO link utilization. This is actually 1/2 of the actual count.
C8:9
NBOUND buffer utilization. When this event is selected, each bit
corresponds to an inbound buffer being used. Each bit will be
asserted for as long as the corresponding buffer is used.
Ref:34
Chaining Events
PMC0 carry-out
Ref:1
PMC0[0] 1-to-0 transitions.
PMC1 carry-out
Ref:2
PMC1[0] 1-to-0 transitions. Reserved for
PMC1.
PMC2 carry-out
Ref:3
PMC2[0] 1-to-0 transitions. Reserved for
PMC2.
PMC3 carry-out
Ref:4
PMC3[0] 1-to-0 transitions. Reserved for
PMC3.
PMC4 carry-out
Ref:5
PMC4[0] 1-to-0 transitions. Reserved for
PMC4.
PMC5 carry-out
Ref:6
PMC5[0] 1-to-0 transitions. Reserved for
PMC5.
PMC6 carry-out
Ref:7
PMC6[0] 1-to-0 transitions. Reserved for
PMC6.
PMC7 carry-out
Ref:8
PMC7[0] 1-to-0 transitions. Reserved for
PMC7.
PMC8 carry-out
Ref:9
PMC8[0] 1-to-0 transitions. Reserved for
PMC8.
Table 25-39. Performance Monitor Events Performance
Event Counted
Number
Description of Event Counted
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...