Features
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
1-7
ATM
Controller
Universal test and operations PHY interface for ATM (UTOPIA) controller:
•
UTOPIA level II supports 8/16 bits 25/50 MHz.
•
UTOPIA target mode.
•
Cell-level handshake.
•
Multiple-PHY polling mode.
•
ATM adaptation layers support AAL0, AAL2, and AAL5 protocols in hardware.
•
Full duplex segmentation and reassembly at up to 622 Mbps for AAL5.
•
Full duplex segmentation and reassembly at up to 155 Mbps for AAL2.
•
Up to 255 active VCs internally and up to 64 K VCs using external memory.
•
Unassign cells screening option.
•
Internal rate transmit mode.
•
User-defined cells up to 65 bytes.
•
Separate TxBD and RxBD tables for each virtual channel (VC).
•
Special mode of global free buffer pools for dynamic and efficient memory allocation with early
packet discard (EPD) support.
•
Interrupt report per channel using four priority interrupt queues.
•
Compliant with ATMF UNI 4.0 and ITU specification.
•
ATM pace control (APC) unit.
•
Receive address look-up mechanism.
•
Operations and maintenance (OAM) cell.
•
ATM layer statistic gathering on a per PHY basis.
Serial Peripheral
Interface (SPI)
•
Four-signal interface (SPIMOSI, SPIMISO, SPICLK and SPISEL)
•
Full-duplex operation
•
Works with 32-bit data characters, or with a range from 4-bit to 16-bit data characters
•
Supports back-to-back character transmission and reception
•
Supports master or slave SPI mode
•
Supports multiple-master environment
•
Continuous transfer mode for automatic scanning of a peripheral
•
Maximum clock rate is QUICC Engine clk /8 in master mode and QUICC Engine clk /4 in slave
mode (not in back to back operation)
•
Independent programmable baud rate generator
•
Programmable clock phase and polarity
•
Local loopback capability for testing
•
Open-drain outputs support multimaster configuration
•
Programmable clock gap between two characters in master mode
•
Controlled by the QUICC Engine RISC according to user configuration.
PCI
•
Designed to be compliant with the PCI specification revision 2.2 per the voltage specifications in
the MSC8144E Technical Data sheet.
•
33 MHz and 66 MHz.
•
32-bit PCI interface.
•
PCI 3.3-V compatible.
•
Accesses to all PCI address spaces.
•
PCI-to-system and system-to-PCI streaming.
SRIO Subsystem
•
One serial RapidIO port 1x/4x.
•
RapidIO messaging unit.
Serial RapidIO
Port
(SRIO)
1x/4x serial RapidIO endpoint complies with the following parts of Specification 1.2 of the RapidIO
trade association interconnect specification:
•
Part I (input/output logical specifications).
•
Part II (message passing logical specification).
•
Part III (common transport specification).
•
Part VI (physical layer 1x/4x LP-serial specification).
•
Part VIII (error management extension specification).
The serial RapidIO port supports read, write, messages, doorbells, and maintenance accesses:
•
Small and large transport information field only.
•
All priorities flow.
Table 1-1. MSC8144E Features (Continued)
Feature
Description
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...