MSC8144E Reference Manual, Rev. 3
16-128
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.23
Port 0 Control Command and Status Register (P0CCSR)
P0CCSR contains control register bits for the RapidIO port. This register is for serial
implementation only.
P0CCSR
Port 0 Control Command and Status Register
Offset 0x0015C
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PW
IPW
PWO
PD
OPE
IPE
ECD
MEP
—
TYPE
R
R/W
R
RESET
0
1
0
1
0
0
0
0
0
1
1
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
SPF
DPE
PL
PT
TYPE
R
R/W
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Table 16-65. P0CCSR Field Descriptions
Bit
Reset
Description
Settings
PW
31–30
0b01
Port Width
Specifies the hardware width of the port. Read only.
00 Single-lane
port.
01
Four-lane port (the default).
10–11 Reserved.
IPW
29–27
0b010
Initialized Port Width
Specifies the width of the ports after they are
initialized. Read only. If the port degrades to 1x, the
value changes to 0b000.
000
Single-lane port, lane 0.
001 Reserved.
010
Four-lane port (the default).
011–111 Reserved.
PWO
26–24
0b000
Port Width Override
Soft port configuration to override the hardware size.
Change PWO only when the port is uninitialized. First
disable the RapidIO port. Then change PWO to any
valid value. Finally, re-enable the RapidIO port.
000
No override (the default).
001 Reserved.
010
Force single lane, lane 0.
011–111 Reserved.
PD
23
0
Port Disable
When this bit is set, the port does not accept or
transmit any transaction. The output will congest is
packets are sent to a disabled port.
0
Port receiver/drivers are
enabled.
1
Port receiver/drivers are
disabled and are unable to
receive or transmit.
OPE
22
1
Output Port Transmit Enable
Specifies whether the port is enabled to issue
packets. When OPE is cleared, the port routes or
responds to I/O logical maintenance packets. Control
symbols are not affected and are sent normally.
The initial value of OPE is read from configuration
pins.
0
Port is stopped and not enabled
to issue packets.
1
Port is enabled to issue packets.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...