MSC8144E Reference Manual, Rev. 3
15-30
Freescale
Semiconductor
PCI
The general purpose local access base address registers are provided to allow access to local
memory space. These registers are closely tied to PIBAR[1–2] and PIWAR[1–2] in the CSR
memory space. A write to a GPL Base Address Register also causes a change in the base address
bits that are not masked according to the IWS field of PIWAR[1–2] in the corresponding
PIBAR[1–2]. Note that this write operation does not change the bits that are masked by the IWS
field. For read operations, these masked bits always return zeros. Table 15-17 shows the
GPLBAR[1–2] bit fields.
15.2.2.16 GPL Extended Base Address Registers 1–2 (GPLEXTBAR[1–2])
Two general purpose local access base address registers are provided to allow access to local
memory space. These registers are closely tied to PIBAR[1–2], PIEBAR[1–2], and PIWAR[1–2]
in the CSR memory space. A write to a GPL extended base address register also causes a change
in the base address bits that are not masked, according to the IWS field of PIWAR[1–2] in the
corresponding PIBAR[1–2]/PIEBAR[1–2]. Note that this write operation does not change the
bits that are masked by the IWS field. For read operations, these masked bits always return zeros.
Table 15-18 shows the GPLEXTBAR[1–2] bit field.
Table 15-17. GPLBAR[1–2] Field Descriptions
Bits
Description
BA
31–12
Base Address
This field defines the low portion of the base address for the inbound window.
—
11–4
Reserved. Write to 0 for future compatibility. The field is hard-wired to 0 internally.
PRE
3
Prefetchable
This read-only bit contains the value of the PIWAR[1–2][PF] bit.
T
2–1
Type
Hard-wired internally to 10.
MSI
0
Memory Space Indicator
Hard-wired internally to 0.
GPLEXTBAR1
GPL Extended Base Address Registers 1–2
Offset 0x1C
GPLEXTBAR2
Offset 0x24
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
EBA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EBA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...