Ethernet Controllers
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
18-25
Table 18-7. Signal Properties
Name
Function
I/O
COL
MII. Collision.
RMII, RGMII, SMII. Not used.
Input
CRS
MII. Carrier sense.
RMII, RGMII, SMII. Not used.
Input
MDC
Management Data Clock for all Ethernet interfaces
The MDIO signal clock reference (25 MHz clock).
Input
MDIO
Management Data Input/Output for all Ethernet interfaces
Transfers control signals between the PHY layer and the manger entity.
Input/
Output
RX_CLK
MII, RGMII. Receive clock from the PHY
RMII, SMII. Not used.
Input
RX_DV
MII. Receive data valid.
RMII. Carrier sense data valid (CRS_DV).
RGMII. Rising edge (receive data valid).
RGMII. Falling edge (receive error).
SMII. Not used.
Input
Input
Input
Input
—
RXD[0–3]
MII. Receive data bits 0–3.
RGMII. Rising edge (receive data bits 0–3.
RGMII. Falling edge (receive data bits 4–7).
RMII. Receive data bits 1–0.
SMII. Receive data bit 0.
Input
Input
Input
Input
Input
RX_ER
MII. Receive error.
RMII. Receive error
RGMII, SMII. Not used.
Input
Input
—
SRIO_REF_CLK
SRIO_REF_CLK
SGMII: Clock
MII, RMII, SMII, RGMII: Not used.
Input
GEn_SGMII_TX
GEn_SGMII_TX
SGMII: Transmit data.
MII, RMII, SMII, RGMII: Not used.
Output
GEn_SGMII_RX
GEn_SGMII_RX
SGMII: Receive data.
MII, RMII, SMII, RGMII: Not used.
Input
TX_CLK
MII. Transmit clock.
RMII. Reference clock.
RGMII Ethernet 1. Oscillator source for transmit clock.
RGMII Ethernet 2. Inverted transmit clock feedback.
SMII. Clock
Note:
This signal usually comes from an external oscillator or PHY.
Input
Input
Input
Output
Input
TXD[0–3]
MII. Transmit data bits 0–3.
RMII. Transmit data bits 0–2.
SMII. Transmit data bit 0.
SMII. SYNC on TXD[1]
RGMII. Rising edge (transmit data bits 0–3).
RGMII. Falling edge (transmit data bit 4–7).
Output
Output
Output
Output
Output
Output
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...