MSC8144E Reference Manual, Rev. 3
19-52
Freescale
Semiconductor
TDM Interface
TCDBL
10–8
0
Transmit Channel Data Bits Latency
Defines the maximum transmit channel bits that can be
stored in the TDM local memory before it transfers output.
TCDBL determines the maximum data latency in the
following way: Maximum data latency = (TCDBL) / TCS
×
(transmit frame duration). See Section 19.2.6.
Notes: 1.
The maximum data latency is the latency at the
worst case when the bus is very loaded.
Typically, actual latency is much smaller.
2.
TDMxTFP[TCS] defines the transmit channel
size.
3.
The minimum number of transmit channel is
limit if the RCDBL field is clear. The minimum
transmit number of channels is 128 / (transmit
channel size) + 2.For example see TNCF field.
000 Maximum 64 channel bits.
001 Maximum 128 channel bits.
010 Maximum 256 channel bits.
011 Maximum 512 channel bits.
100 Maximum 1024 channel bits.
101 Maximum 2048 channel bits.
110 Reserved.
111 Reserved.
—
7–6
0
Reserved. Write to zero for future compatibility.
TCS
5–2
0
Transmit Channel Size
Determines the transmitter channel size – 1. For details, see
Section 19.2.5.
0000 Reserved
0001
The transmitter channel
size is 2 bits.
0010 Reserved
0011 The
transmitter
channel
size is 4 bits.
0100 Reserved.
0101 Reserved.
0110 Reserved.
0111 The
transmitter
channel
size is 8 bits.
1000–
1110 Reserved
1111 The
transmitter
channel
size is 16 bits.
TT1
1
0
Transmit T1 Frame
Determines whether the TDM transmitter drives a T1 frame
or non T1 frame.
Note:
In T1 mode, the channel size must be 8 (TCS = 0x7)
and the number of channels 24
×
(number of links).
For example, if the number of links is 1
(RTSAL[1–0] = 00, the number of channels should
be 24 (TNCF = 0x17). For details, see Section
19.2.
0
Transmit frame is non T1
frame.
1
Transmit frame is T1 frame.
TUBM
0
0
Transmit Unified Buffer Mode
Indicates that all the transmit data is transferred from one
buffer. When TUBM is set, the number of active links must be
1 (RTSAL = 0b0000 or 0b0100). The parameters for all
transmit channels are located in TDMxTCPR0. For details,
see Section 19.2.6.4.
Note:
When this bit is set, the TDMxTIR[TRDO] bit should
be cleared.
0
Each channel is read from a
different data buffer in the
internal MBus.
1
All the channels are read from
the same data buffer in the
internal MBus.
Table 19-15. TDMxTFP Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...