MSC8144E Reference Manual, Rev. 3
3-8
Freescale
Semiconductor
External Signals
RCFG_CLKIN_RNG
TDM0RDAT
Input
Input/
Output
Reset Configuration CLKIN Range
This signal is sampled at the deassertion of PORESET to identify the range of the
CLKIN input. If this pin is pulled low, the CLKIN frequency is less than or equal to 66
MHz. If this pin is pulled high, the CLKIN frequency is above 66 MHz. The required
signal level must be maintained as long as HRESET is asserted.
TDM0 Serial Receiver Data
The receive data signal for TDM 0. As an input, this can be the DATA_A data signal
for TDM 0. For configuration details, see Chapter 20, TDM Interface.
RCW_SRC0
TDM0RSYN
Input
Input/
Output
Reset Configuration Word Source 0
Along with the RCW_SRC[1–2], this signal is sampled at the deassertion of
PORESET to identify the source of the reset configuration word. The required signal
level must be maintained as long as HRESET is asserted.
TDM0 Receive Frame Sync
The receive sync signal for TDM 0. As an input, this can be the DATA_B data signal
for TDM 0. For configuration details, see Chapter 20, TDM Interface.
RCW_SRC1
TDM0TDAT
Input
Input/
Output
Reset Configuration Word Source 1
Along with the RCW_SRC[0, 2], this signal is sampled at the deassertion of
PORESET to identify the source of the reset configuration word. The required signal
level must be maintained as long as HRESET is asserted.
TDM0 Serial Transmitter Data
The transmit data signal for TDM 0. As an output, this can be the DATA_D data
signal for TDM 0. For configuration details, see Chapter 20, TDM Interface.
RCW_SRC2
TDM0TSYN
Input
Input/
Output
Reset Configuration Word Source 2
Along with the RCW_SRC[0–1], this signal is sampled at the deassertion of
PORESET to identify the source of the reset configuration word. The required signal
level must be maintained as long as HRESET is asserted.
TDM0 Transmit frame Sync
Transmit Frame Sync for TDM 0. For configuration details, see Chapter 20, TDM
Interface.
RC0
TDM1RDAT
Input
Input/
Output
Reset Configuration Word Bit 0
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
TDM1 Serial Receiver Data
The receive data signal for TDM 1. As an input, this can be the DATA_A data signal
for TDM 1. For configuration details, see Chapter 20, TDM Interface.
RC1
TDM1RSYN
Input
Input/
Output
Reset Configuration Word Bit 1
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
TDM1 Receive Frame Sync
The receive sync signal for TDM 1. As an input, this can be the DATA_B data signal
for TDM 1. For configuration details, see Chapter 20, TDM Interface.
RC2
TDM1TDAT
Input
Input/
Output
Reset Configuration Word Bit 2
Sampled during the assertion of PORESET to set part of the bits of the Reset
Configuration Word Registers.
TDM1 Serial Transmitter Data
The transmit data signal for TDM 1. As an output, this can be the DATA_D data
signal for TDM 1. For configuration details, see Chapter 20, TDM Interface.
Table 3-5. Reset and Configuration Signals (Continued)
Signal Name
Type
Signal Description
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...