MSC8144E Reference Manual, Rev. 3
19-38
Freescale
Semiconductor
TDM Interface
RTSAL
3–0
0
Receive and Transmit Sharing and Active Links
Defines the TDM serial interface operating mode. It determines
whether the TDM transmit and receive paths are independent or share
the same clock and sync. It also determines whether the TDM receive
and transmit share the data links. Bits 2 and 3 determine the receive
and transmit sharing mode, and bits 1 and 0 determine the number of
active data links.
Note:
If RTSAL [3–2]= 01 or 11, some parameters of the receive
and transmit path should be the same.
The value of the TDMxRFP[RNCF], RCS and RT1 fields should be
equal to that of the TDMxTFP[TNCF], TCS, and TT1 fields. The value
of the TDMxRIR[RFSE] and TDMxRIR[RSL] fields should be equal to
the that of the TDMxTIR[TFSE] and TDMxTIR[TSL] fields,
respectively. For details, see Section 19.2.1, Common Signals for the
TDM Modules, on page 19-8.
Note:
Unused signals should not be configured as dedicated
signals in the PAR.
0000 The
receive
and
transmit are
independent.The
TDM receives
one data link and
transmits one
data link.
0001
The receive and
transmit are
independent. The
TDM receives
two data links
and transmits two
data links (valid
only if CTS=1).
0010
Reserved
0011
Reserved.
0100
The receive and
transmit share
the frame clock
and frame
sync.The TDM
receives one data
link and transmits
one data link.
0101
The receive and
transmit share
the frame sync
and frame clock.
The TDM
receives two data
links and
transmits two
data links.
0110–
1011
Reserved.
1100 The
receive
and
transmit share
the frame sync,
frame clock, and
one full duplex
data link.
1101
The receive and
transmit share
the frame sync,
frame clock, and
two full duplex
data links.
1110
Reserved.
1111
The receive and
transmit share
the frame sync,
frame clock, and
four full duplex
data links.
Refer to Table 19-8
Table 19-6. TDMxGIR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...