Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-153
26.5.10.4 AFEU Reset Control Register (AFEURCR)
The AFEU Reset Control Register (AFEURCR) allows 3 levels reset that affect the AFEU only
as defined by 3 self-clearing bits. The AFEU executes an internal reset sequence (for hardware
reset, SW_RESET, or Module Initialization) that performs proper initialization of the S-Box. To
determine when this is complete, observe the AFEUSR[RD] bit (see Section 26.5.10.5, AFEU
Status Register (AFEUSR), on page 26-154).
AFEURCR
AFEU Reset Control Register
Offset 0xCA018
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R/W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
RI
MI
SR
Type
R/W
Reset 0x0000
Table 26-54. AFEURCR Field Descriptions
Name
Reset
Description
Settings
—
63–3
0
Reserved. Write to zero for future compatibility.
RI
2
0
Reset Interrupt
Setting this bit causes AFEU interrupts signalling done and error to reset. It
further resets the state of the AFEU Interrupt Status Register.
0
No reset.
1
Reset interrupt logic.
MI
1
0
Module Initialization
Module initialization is almost the same as a software reset except that the
Interrupt Mask Register remains unchanged.
0
No reset
1
Reset most of
AFEU.
SR
0
0
Software Reset
Setting this bit is functionally equivalent to a hardware reset (asserting the
HRESET
pin), but the reset is restricted to the AFEU. When SR clears, the
AFEU enters a routine to perform a proper initialization of the S-Box.
0
No reset
1
Full AFEU reset.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...