MSC8144E Reference Manual, Rev. 3
10-12
Freescale
Semiconductor
MSC8144E SC3400 DSP Subsystem
10.9.6.4 Transition from Execution to Debug State
This transition is initiated in one of the following ways:
The JTAG DEBUG REQUEST instruction is requested by the host debugger through the
JTAG TAP controller.
EE0
is asserted while configured as input (this is the default configuration of this port).
An OCE or DPU Debug event occurs (depends on proper configuration of the OCE and
DPU registers)
The DEBUG or DEBUGEV instruction is executed by the SC3400 core, with matching
OCE configuration of its control registers.
10.9.6.5 Transition from Execution to STOP State
The DSP core subsystem can switch to the STOP state only in one of the non-protected modes
(Exception or Normal) of the Execution state. The transition is done by executing the STOP
instruction by the SC3400 core.
10.9.6.6 Transition from Execution to WAIT State
The DSP core subsystem can switch to the WAIT state only in one of the non-protected working
modes (Execution or Normal) of the Execution state. The transition is done by executing the
WAIT instruction by the SC3400 core.
10.9.6.7 Transition from STOP/WAIT to Debug state
This transition is initiated in one of the following conditions:
The JTAG DEBUG REQUEST instruction is requested by the host debugger through the
JTAG TAP controller.
The
EE0
port is asserted while configured as an input (the default configuration of this
port).
Note:
Entering Debug state is the default behavior of the OCE for the described events, but
the OCE can be programmed to respond by entering the Execution state and process
the event as a Debug exception. Therefore, before entering a STOP/WAIT state, make
sure that the SC3400 core OCE is configured to exit the STOP/WAIT state and enter
the Debug state and not the Execution state. See Section 10.9.6.8 and Section 10.9.6.9
for details. Please refer to the Emulation and Debug (OCE) chapter in the SC3400
DSP Core Reference Manual for OCE programming details.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...