MSC8144E Reference Manual, Rev. 3
16-66
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.3.2.6 Software Error Handling
When an error occurs and the Serial RapidIO error/write-port interrupt is generated, software
takes the following actions:
1.
Determines the cause of the interrupt and processes the error.
2.
Verifies that the message controller has stopped operation by polling OMxSR[MUB].
3.
Disables the message controller by clearing OMxMR[MUS].
4.
Clears the error by writing a 1 to the corresponding OMxSR status bit (MER, PRT,
RETE, or TE).
When an error occurs and the Serial RapidIO error/write-port interrupt is not enabled, software
takes the following actions:
1.
Determines that an error has occurred by polling the following OMxSR status bits (see
Table 16-104, OMxSR Field Descriptions, on page 16-170:
•
MER
•
PRT
•
RETE
•
TE
2.
Verifies that the message controller has stopped by polling OMxSR[MUB].
3.
Disables the message controller by clearing OMxMR[MUS].
4.
Clears the error by writing a 1 to the corresponding OMxSR status bit (listed in step 1).
Transaction error
• Sets the transaction error bit (OMxSR[TE]).
• Does not generate message segment reads and sends no message
segments if the internal error occurs while the memory controller reads
descriptor memory.
• Does not sent message segments with an internal error because the
message data is not available.
• Does not transfer memory reads generated before the internal error.
• Generates additional memory reads for the same message operation but
does not transfer them.
• Does not transfer subsequent message segments for the same message
operation. This includes retried message segments.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
• Generates the Serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
Table 16-27. Error Types In Outbound Message Controller Direct Mode (Continued)
Error Type
Message Controller Response to Error
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...