RapidIO Interface Basics
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-39
PayloadSize
Not unsupported response
Maintenance writeresponse—has
payload.
Maintenance read response—with
“Done” status and payload not
matching valid request size, request
size for the response is invalid, or
payload size is not 64-bit aligned.
Yes if LTLEECSR[ITD] is set. LTLEDCSR[ITD]
No
RapidIO packet is
dropped and ignored.
Packet response time-out.
Response is not received by
configured time.
Yes if LTLEECSR[PRT] is set. LTLEDCSR[PRT]
Yes
OCN response is
generated to
requestor.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a small
transport packet as follows:
• LTLACCSR[XA] gets packet bits 78–79.
• LTLACCSR[A] gets packet bits 48–76.
• LTLDIDCCSR[DIDMSB] gets 0s.
• LTLDIDCCSR[DID] gets packet bits 16–23.
• LTLDIDCCSR[SIDMSB] gets 0s.
• LTLDIDCCSR[SID] gets packet bits 24–31.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 32–35.
• LTLCCCSR[MI] gets 0s.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a large
transport packet as follows:
• LTLACCSR[XA] gets packet bits 94–95.
• LTLACCSR[A] gets packet bits 64–92.
• LTLTLTLDIDCCSR[DIDMSB] gets 16–23.
• LTLDIDCCSR[DID] gets packet bits 24–31.
• LTLDIDCCSR[SIDMSB] gets bits 32–39.
• LTLDIDCCSR[SID] gets bits 40–47.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 48–51.
• LTLCCCSR[MI] gets 0s.
Table 16-14. Hardware Errors For Maintenance Response Transactions (Continued)
Error
Interrupt
Status Bit Set
Error
Response
Comments
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...