TDM Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-45
RSTL
14
0
Receive Second Threshold Level
Determines whether the receive second threshold
interrupt is pulse or level. For details, see Section
19.2.6.3.
0
Receive second threshold interrupt is
pulse.
1
Receive second threshold interrupt is
level.
—
13–6
0
Reserved. Write to zero for future compatibility.
RFSD
5–4
0
Receive Frame Sync Delay
With the RDE and the RFSE bits, determines the number
of clocks between the receive sync signal and the first
data bit of the receive frame.
Refer to Table 19-10.
Note:
If the receive channel size is 2
(RCS = 0x1), then the RFSD field
value can be only 0 or 1.
RSL
3
0
Receive Sync Level
Determines the polarity of the receive sync signal.
For details, see Figure 19-21.
0 Receive sync is active on logic 1.
1
Receive sync is active on logic 0.
RDE
2
0
Receive Data Edge
Determines whether the receive data signal is sampled
on the rising or falling edge of the receive clock. For
details see Section 19.2.4.2.
0
The receive data signal is sampled on
the rising edge of the receive clock.
1
The receive data signal is sampled on
the falling edge of the receive clock.
RFSE
1
0
Receive Frame Sync Edge
Determines whether the receive frame sync signal is
sampled on the rising or falling edge of the receive clock.
For details, see Section 19.2.4.2.
0
The receive frame sync signal is
sampled with the rising edge of the
receive clock.
1
The receive frame sync signal is
sampled on the falling edge of the
receive clock.
RRDO
0
0
Receive Reversed Data Order
For examples, see Section 19.2.4.2.
0
The first bit of a received channel is
stored as the most significant bit in the
internal memory.
1
The first bit of a received channel is
stored as the least significant bit in the
internal memory
Table 19-9. TDMxRIR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...