MSC8144E Reference Manual, Rev. 3
1-24
Freescale
Semiconductor
Overview
controller clears RxBD[E] and, if enabled, the controller generates an interrupt. If the incoming
frame is larger than the buffer, the Ethernet controller fetches the next RxBD in the table. If it is
empty, the controller continues receiving the rest of the frame. In half-duplex mode, if a collision
is detected during the frame, no RxBDs are used; thus, no collision frames are presented to the
user except late collisions, which indicates LAN problems.
1.11.2 ATM Controller
The ATM controller provides the ATM and AAL layers of the ATM protocol using the universal
test and operations physical layer (PHY) interface for ATM (UTOPIA level II) for target mode
only. It performs segmentation and reassembly (SAR) functions of AAL5, AAL2, and AAL0,
and most of the common parts of the convergence sublayer (CP-CS) of these protocols. For each
virtual channel (VC), the ATM pace control (APC) unit generates a cell transmission rate to
implement constant bit rate (CBR), variable bit rate (VBR), unspecified bit rate (UBR), or UBR+
traffic. To regulate VBR traffic, the APC unit performs a continuous-state leaky bucket
algorithm. The APC unit also uses up to eight priority levels to prioritize real-time ATM
channels, such as CBR and real-time VBR, over non-real-time ATM channels such as VBR and
UBR.
1.11.3 Serial Peripheral Interface (SPI)
The serial peripheral interface (SPI) allows the exchange of data with other devices containing an
SPI. The SPI also communicates with peripheral devices such as EEPROMs, real-time clocks,
A/D converters, and ISDN devices. The SPI is a full-duplex, synchronous, character-oriented
channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI
block consists of transmitter and receiver sections, an independent baud-rate generator, and a
control unit. The transmitter and receiver sections use the same clock, which is derived from the
SPI baud rate generator in master mode and generated externally in slave mode. During an SPI
transfer, data is sent and received simultaneously.
1.12
PCI
The PCI interface connects the MSC8144E device to a 33 or 66 MHz, 3.3 V PCI bus to which the
I/O components are connected. The PCI interface complies with the PCI Local Bus Specification,
Revision 2.2. The PCI interface has a 32-bit multiplexed address/data bus, plus various control
and error signals. It supports address and data parity with error checking and reporting. As an
initiator, the PCI interface manages read and write transactions to the PCI memory space, the PCI
I/O space and to the 256 byte PCI configuration space. As a target, the PCI interface handles read
and write operations to local memory and internal registers and to the 256 byte PCI configuration
registers.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...