MSC8144E Reference Manual, Rev. 3
20-26
Freescale
Semiconductor
UART
20.6.2 SCI Control Register (SCICR)
SCICR
SCI Control Register
Offset 0x08
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LOOPS
—
RSRC
M
WAKE
ILT
PE
PT
TIE
TCIE
RIE
ILIE
TE
RE
RWU
SBK
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 20-9. SCICR Bit Descriptions
Name
Reset
Description
Settings
—
31–16
0
Reserved. Write to zero for future compatibility.
LOOPS
16
0
Loop Select Bit
Disables the path from URXD to the receiver input for loop
(RSRC = 0) or single-wire mode (RSRC =1). See Table
20-10. The transmitter and the receiver must be enabled to
use the loop functions. The receiver input is determined by
the RSRC bit. The transmitter output is controlled by
SCIDDR[DDRTX] bit. If the data direction bit
(SCIDDR[DDRTX]) for UTXD is set and LOOPS = 1, the
transmitter output drives UTXD. If the data direction bit is
clear and LOOPS =1, the SCI transmitter does not drive
UTXD.
1
Loop operation enabled.
0
Normal operation enabled.
—
14
0
Reserved. Write to zero for future compatibility.
RSRC
13
0
Receiver Source Bit
When LOOPS = 1, determines the internal feedback path for
the receiver.
1
Receiver input connects to
UTXD.
0
Receiver input internally
connected to transmitter
output.
M
12
0
Data Format Mode Bit
Determines whether data characters are eight or nine bits
long.
1
One start bit, nine data bits,
one stop bit.
0
One start bit, eight data bits,
one stop bit.
WAKE
11
0
Wake
Determines which condition wakes up the SCI: a logic 1
(address mark) in the most significant bit position of a
received data character or an idle condition on URXD (10
consecutive logic 1s if M = 0 or 11 consecutive logic 1s if
M=1).
1
Address mark wake-up.
0
Idle line wake-up.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...