MSC8144E Reference Manual, Rev. 3
12-66
Freescale
Semiconductor
DDR SDRAM Memory Controller
12.7.34
DDR SDRAM Termination, OCD, and ODT Control Register
(TERM_OCD_ODT_CONT)
TERM_OCD_ODT_CONT controls the strength of the I/O drivers and the termination value for
the incoming signals.
TERM_OCD_ODT_CONT
DDR SDRAM Termination, OCD,
Offset 0x100C
and ODT Control Register
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
DBD DCOV DCEN
TV
TOEN ODT
PCI
NCI
Type
R
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 12-49. TERM_OCD_ODT_CONT Bit Descriptions
Bit
Description
Setting
—
31–15
Reserved. Write to zero for future compatibility.
DBD
14
Disable Bit De-Skew
Memory controller will not use the bit de-skew functionality if
this pin is tied high. The end user must decide if bit de-skew
is required for the product
0 Bit Deskew during initialization enabled.
1
Bit Deskew during initialization disabled.
DCOV
13
Driver Comp Override
Enable for the software override of the driver impedance.
0
Software override for driver impedance
disabled.
1
Software override for driver impedance
enabled.
DCEN
12
Driver Comp Enable
Enable bit for the driver impedance hardware calibration.
0
Hardware calibration of driver impedance
disabled.
1
Hardware calibration of driver impedance
enabled.
TV
11–10
Term Value
Value on the TERMSEL pins during a software override.
TOEN
9
Termsel Override Enable
Software override enable for the TERMSEL (on-chip ODT)
pins on the I/O signals.
0
Software override for on chip termination
disabled.
1
Software override for on chip termination
enabled.
ODT
8
ODT
Indicates the on-chip ODT termination value. A value of 0
indicates 75 ohm termination, and a value of 1 indicates 150
ohm termination.
0
75 ohm termination
1
150 ohm termination
PCI
7–4
P Channel Impedance
Value for the p-impedance if jdcp_drvr_comp_override is
asserted.
NCI
3–0
N Channel Impedance
Value for the n-impedance if jdcp_drvr_comp_override is
asserted.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...