MSC8144E Reference Manual, Rev. 3
16-32
Freescale
Semiconductor
Serial RapidIO
®
Controller
The Logical/Transport Layer Address Capture Command and Status Register described on page 16-133 uses the incoming
RapidIO packet for a small transport packet as follows:
• LTLACCSR[XA] gets packet bits 78–79.
• LTLACCSR[A] gets packet bits 48–76.
• LTLDIDCCSR[DIDMSB] gets 0s.
• LTLDIDCCSR[DID] gets packet bits 16–23.
• LTLDIDCCSR[SIDMSB] gets 0s.
• LTLDIDCCSR[SID] gets packet bits 24–31.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 32–35.
• LTLCCCSR[MI] gets 0s.
The Logical/Transport Layer Address Capture Command and Status Register uses the incoming RapidIO packet for a large
transport packet as follows:
• LTLACCSR[XA] gets packet bits 94–95.
• LTLACCSR[A] gets packet bits 64–92.
• LTLTLTLDIDCCSR[DIDMSB] gets packet bits 16–23.
• LTLDIDCCSR[DID] gets packet bits 24–31.
• LTLDIDCCSR[SIDMSB] gets bits 32–39.
• LTLDIDCCSR[SID] gets packet bits 40–47.
• LTLCCCSR[FT] gets packet bits 12–15.
• LTLCCCSR[TT] gets packet bits 48–51.
• LTLCCCSR[MI] gets 0s.
Table 16-11. Hardware Errors For Maintenance READ/WRITE Request Transaction
Error
Interrupt
Status Bit Set
Error
Response
Comments
Priority
Priority of maintenance read or write request
transaction is 3.
Yes if
LTLEECSR[ITD]
is set
LTLEDCSR[ITD]
No
RapidIO
packet is
dropped.
TransportType
Received reserved TT.
Yes
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped.
Received TT that is not enabled.
Error is valid when passthrough is disabled and
accept_all is disabled or when accept_all is
enabled.
Yes if
LTLEECSR[TSE]
is set
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped.
DestID
DestID does not match this port DeviceID if
Alternate DeviceID is disabled or DestId does
not match either Alternate DeviceID or DeviceId
if Alternate DeviceID is enabled. Error valid
when (passthrough | accept_all) is false.
Yes if
LTLEECSR[ITTE]
is set
LTLEDCSR[ITTE]
Yes
SourceID
Not Checked for error.
TransactionType
Reserved transaction type for this ftype
Yes if
LTLEECSR[ITD]
is set.
LTLEDCSR[ITD]
Yes
RapidIO
packet is
dropped.
RdSize
Read/Write request size is not for 4 bytes.
Yes if
LTLEECSR[ITD]
is set.
LTLEDCSR[ITD]
Yes
SrcTID
Not checked for error.
Table 16-10. Hardware Errors For NREAD Transaction (Continued)
Error
Interrupt
Status Bit Set
Error
Response
Comments
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...