Detailed Register Descriptions
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
8-21
8.2.16 General Interrupt Register 3 (GIR3)
GIR3 includes interrupt status of some debug/profiling events within MSC8144E. Those bits are
not sticky but only sample the events. The GIR3 register is reset by a hard reset event. All bits are
cleared on reset
.
TDM0_RERR_EN
0
TDM0 Receive Error Interrupt Enable
0
Interrupt disabled
1
Interrupt enabled
GIR3
General Interrupt Register 3
Offset 0x68
Bit
31
30
29
28
27
26
25
24
—
—
—
—
—
—
—
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
—
—
—
—
—
—
—
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
—
—
—
—
PM
L2ICS_WP
L2ICS_OV
L2ICM_WP
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
L2ICM_OV
CLS2_WP
CLS2_OV
CLS1_ERR
CLS1_WP
CLS1_OV
CLS0_WP
CLS0_OV
Type
R/W
Reset
0
0
0
0
0
0
0
0
Table 8-16. GIR2 Bit Descriptions
Name
Description
Settings
—
31–12
Reserved. Write to zero for future compatibility.
PM
11
Performance Monitor Interrupt
Reflects the performance monitor interrupt
0
Interrupt not asserted
1
Interrupt asserted
L2ICS_WP
10
L2 ICache Target CLASS Watchpoint Interrupt
Reflects L2 ICache target CLASS watch-point interrupt
0
Interrupt not asserted
1
Interrupt asserted
L2ICS_OV
9
L2 ICache Target CLASS Overrun Interrupt
Reflects L2 ICache target Class overrun interrupt
0
Interrupt not asserted
1
Interrupt asserted
L2ICM_WP
8
L2 ICache Initiator CLASS Watchpoint Interrupt
Reflects L2 ICache initiator Class watchpoint interrupt
0
Interrupt not asserted
1
Interrupt asserted
L2ICM_OV
7
L2 ICache Initiator CLASS Overrun Interrupt
Reflects L2 ICache initiator Class overrun interrupt
0
Interrupt not asserted
1
Interrupt asserted
CLS2_WP
6
CLASS2 Watchpoint Interrupt
Reflects CLASS2 watchpoint interrupt
0
Interrupt not asserted
1
Interrupt asserted
Table 8-15. GIER2_x Bit Descriptions
Name
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...