TDM Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-49
TDMxRFP defines the TDMx receive frame parameters.
Table 19-13. TDMxRFP Bit Descriptions
Name
Reset
Description
Settings
—
31–24
0
Reserved. Write to zero for future compatibility.
RNCF
23–16
0
Receive Number of Channels in a TDM Frame
Specifies the total number of channels that are received in
the TDM modules. One TDM frame can contain 2–256
channels at a granularity of two.
Notes: 1.
RNCF[8-15] = (number of channels that
received on one active link)
×
(number of
active data links) – 1, the number of active
data links is specified in the RTSAL field.
2.
If RCDBL field is clear, then the minimum
number of channels is limit. The minimum
receive number of channels is 128 / (receive
channel size) + 2. For example, if the channel
size is 4 bits, then the receive TDM frame
should contain at least 34 channels.
Table 19-14 describes the RNCF valid value as a function
of the RTSAL field (Receive and Transmit Sharing and
Active Links). For details, see Section 19.2.5.
0x00
Reserved.
0x01
2 received channels.
0x02
Reserved.
0x03
4 received channels.
0x04
Reserved.
.
.
.
0xFD
254 received channels.
0xFE
Reserved.
0xFF
256 received channels.
Note:
The even values are reserved.
—
15–11
0
Reserved. Write to zero for future compatibility.
RCDBL
10–8
0
Receive Channel Data Bits Latency
Defines the maximum amount of receive channel bits
stored in the TDM local memory before they are
transferred for processing. RCDBL determines the
maximum data latency in the following way: Maximum data
latency= (RCDBL)/RCS
×
(receive frame duration). For
details, see Section 19.2.6.
Notes: 1.
The maximum data latency is the latency at
the worst case when the bus is very loaded.
Typically the latency it much smaller.
2.
RCS is field at RFP register defines the
channel size.
3.
The minimum number of receive channel is
limited if the RCDBL field is clear.The
minimum receive number of channels is
128/(receive channel size) + 2.
000
Maximum 64 channel bits.
001
Maximum 128 channel bits.
010
Maximum 256 channel bits.
011
Maximum 512 channel bits.
100
Maximum 1024 channel bits.
101
Maximum 2048 channel bits.
110
Reserved.
111
Reserved.
—
7–6
0
Reserved. Write to zero for future compatibility.
RCS
5–2
0
Receive Channel Size
Determines the receiver channel size – 1. For details, see
Section 19.2.6.
0000
Reserved.
0001 The receiver channel size is 2 bits.
0010 Reserved.
0011
The receiver channel size is 4 bits.
0100–
0110 Reserved.
0111
Receiver channel size is 8 bits.
1000–
1110 Reserved.
1111
Receiver channel size is 16 bits.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...