MSC8144E Reference Manual, Rev. 3
11-20
Freescale
Semiconductor
Internal Memory Subsystem
Read PLRU state register: index 8–index 11, PLRU bits (in L2IC_B2)
re-load
Read PLRU state register: index 12–index 15, PLRU bits (in L2IC_B2)
re-load
Read PLRU state register: index 16–index 19, PLRU bits (in L2IC_B2)
re-load
Read PLRU state register: index 20–index 23, PLRU bits (in L2IC_B2)
re-load
Read PLRU state register: index 24–index 27, PLRU bits (in L2IC_B2)
re-load
Read PLRU state register: index 28–index 31, PLRU bits (in L2IC_B2)
re-load
Read PLRU state register: index 0–index 3, PLRU bits (in L2IC_B1)
re-load
Continue Reading from same address
Table 11-5. Valid State Reading Sequence
Description
Debug Register
State initialization command
Initial load
Read Valid state register: way 0, index0, valid bits (in L2IC_B1)
re-load
Read Valid state register: way 0, index1, valid bits (in L2IC_B1)
re-load
Continue Reading from same address
Read Valid state register: way 0, index 31, valid bits (in L2IC_B1)
re-load
Read Valid state register: way 1, index0, valid bits (in L2IC_B1)
re-load
Read Valid state register: way 1, index1, valid bits (in L2IC_B1)
re-load
Continue Reading from same address
Read Valid state register: way 1, index 31, valid bits (in L2IC_B1)
re-load
Continue Reading from same address
Read Valid state register: way 8, index0, valid bits (in L2IC_B1)
re-load
Read Valid state register: way 8, index1, valid bits (in L2IC_B1)
re-load
Continue Reading from same address
Read Valid state register: way 8, index 31, valid bits (in L2IC_B1)
re-load
Read Valid state register: way 0, index0, valid bits (in L2IC_B2)
re-load
(way0,index0,L2IC_B2)
Read Valid state register: way 0, index1, valid bits (in L2IC_B2)
re-load
Continue Reading from same address
Read Valid state register: way 0, index 31, valid bits (in L2IC_B2)
re-load
Read Valid state register: way 1, index0, valid bits (in L2IC_B2)
re-load
Read Valid state register: way 1, index1, valid bits (in L2IC_B2)
re-load
Continue Reading from same address
Read Valid state register: way 1, index 31, valid bits (in L2IC_B2)
re-load
Continue Reading from same address
Read Valid state register: way 8, index0, valid bits (in L2IC_B2)
re-load
Table 11-4. Line Replacement Mechanism State Reading Sequence
Description
Debug Register
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...