Debug and Profiling
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
25-33
25.2.14.2 DPU Status Register (DP_SR)
The DP_SR is a 32-bit register that reflects the status of the DPU counters and if a trace write
buffer (TWB) flush is in progress. All the bits are sticky status bits, and are read-only. Only the 6
lsb bits are used to enable the execution of bit-mask instructions.
Note:
The ENCA and ENCB bits are used whenever the counter is enabled or disabled by
events that occur after the DPU is initialized (for example, an EDCA0 event enables
the counter and the DEBUGEV instruction disables it).
Table 25-14 defines the DP_SR bit fields.
DECA2
5–4
0
Counter A2 Debug Request/Interrupt Enable
An event generated by counter A2 of the DPU
causes a debug request to the OCE or an interrupt
to the EPIC.
00 Does not cause an interrupt
01 reserved
10 Generates Debug A interrupt to the EPIC
11 Generates Debug B interrupt to the EPIC
DECA1
3–2
0
Counter A1 Debug Request/Interrupt Enable
An event generated by counter A1 of the DPU
causes a debug request to the OCE or an interrupt
to the EPIC.
00 Does not cause an interrupt
01 reserved
10 Generates Debug A interrupt to the EPIC
11 Generates Debug B interrupt to the EPIC
DECA0
1–9
0
Counter A0 Debug Request/Interrupt Enable
An event generated by counter A0 of the DPU
causes a debug request to the OCE or an interrupt
to the EPIC.
00 Does not cause an interrupt
01 reserved
10 Generates Debug A interrupt to the EPIC
11 Generates Debug B interrupt to the EPIC
DP_SR
DPU Status Register
Offset 0x04
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
TWBA ENCB2 ENCB ENCB0 ENCA2 ENCA1 ENCA0
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-14. DP_SR Bit Descriptions
Name
Reset
Description
Settings
—
31–7
0
Reserved. Write to zero for future compatibility.
Table 25-13. DP_CR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...