RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-193
—
11–9
0
Reserved. Write to zero for future compatibility.
QFIE
8
0
Queue Full Interrupt Enable
When set, enables the queue full interrupt. The queue
is full when the enqueue and dequeue pointers are
equal after the doorbell controller increments the
dequeue pointer, the controller genrates the Queue
Full interrupt.
That is, if this bit is set and IDSR[QF] = 1, IDSR[QFI] is
set.
For proper operation, this field should only be modified
when the inbound doorbell controller is not enabled.
0
No QF interrupt is
generated.
1
Generates an interrupt
when the queue is full .
—
7
0
Reserved. Write to zero for future compatibility.
DIQIE
6
0
Doorbell in Queue Interrupt Enable
When set, enables the doorbell in queue interrupt. The
interrupt cannot be asserted if this bit is cleared.
If this bit is set and IDSR[DIQ] = 1, IDSR[DIQI] is set.
If this bit is set and IDMR[DI] is set simultaneously,
IDSR[DIQI] reflects the value of DIQ after the
increment.
For proper operation, this field should only be modified
when the inbound doorbell controller is not enabled.
0
No DIQ interrupt is
generated.
1
Generates an interrupt
when IDSR[DIQ] = 1.
EIE
5
0
Error Interrupt Enable
When set, enables the port-write/error interrupt when a
transfer error (IDSR[TE]) event occurs. No
port-write/error interrupt is generated if this bit is
cleared.
For proper operation, this field should only be modified
when the inbound doorbell controller is not enabled.
—
4–2
0
Reserved Reserved. Write to zero for future compatibility.
DI
1
0
Doorbell Increment
Software sets this bit after an inbound doorbell is
processed. Hardware then increments the ODQEPAR
and clears this bit. DI always reads as 0.
DE
0
0
Doorbell Enable
Enabled/disables the inbound doorbell operations.
0
Inbound doorbell disabled.
1
The inbound doorbell is
initialized and can service
incoming doorbell
operations.
Table 16-124. IDMR Field Descriptions (Continued)
Bits
Reset Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...