Clock Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
7-13
RLKDIV
16
0
Relock Dividers
Setting this bit initiates clock divider relocking
according to the dividers clock mode
programmed in DCMR[0–1]. You must clear
the bit after clock relocking is complete
0
Do not relock clock dividers.
1
Relock clock dividers.
CLK0DIS
15
0
Clock 0 Disable
Used to disable clock 0 to conserve power.
Note:
Because Clocks 0 and 1 supply
clocking for the internal MBus,
disabling these clocks results in loss
of control over the Clock block and is
not recommended.
0
Clock 0 enabled.
1
Clock 0 disabled.
CLK1DIS
14
0
Clock 1 Disable
Used to disable clock 1 to conserve power.
Note:
Because Clocks 0 and 1 supply
clocking for the internal MBus,
disabling these clocks results in loss
of control over the Clock block and is
not recommended.
0
Clock 1 enabled.
1
Clock 1 disabled.
CLK2DIS
13
0
Clock 2 Disable
Used to disable clock 2 to conserve power.
0
Clock 2 enabled.
1
Clock 2 disabled.
CLK3DIS
12
0
Clock 3 Disable
Used to disable clock 3 to conserve power.
0
Clock 3 enabled.
1
Clock 3 disabled.
CLK4DIS
11
0
Clock 4 Disable
Used to disable clock 4 to conserve power.
0
Clock 4 enabled.
1
Clock 4 disabled.
CLK5DIS
10
0
Clock 5 Disable
Used to disable clock 5 to conserve power.
0
Clock 5 enabled.
1
Clock 5 disabled.
CLK6DIS
9
0
Clock 6 Disable
Used to disable clock 6 to conserve power.
0
Clock 6 enabled.
1
Clock 6 disabled.
CLK7DIS
8
0
Clock 7 Disable
Used to disable clock 7 to conserve power.
0
Clock 7 enabled.
1
Clock 7 disabled.
CLK8DIS
7
0
Clock 8 Disable
Used to disable clock 8 to conserve power.
0
Clock 8 enabled.
1
Clock 8 disabled.
CLK9DIS
6
0
Clock 9 Disable
Used to disable clock 3 to conserve power.
0
Clock 9 enabled.
1
Clock 9 disabled.
CLK10DIS
5
0
Clock 10 Disable
Used to disable clock 10 to conserve power.
0
Clock 10 enabled.
1
Clock 10 disabled.
CLK11DIS
4
0
Clock 11 Disable
Used to disable clock 11 to conserve power.
0
Clock 11 enabled.
1
Clock 11 disabled.
CLK12DIS
3
0
Clock 12 Disable
Used to disable clock 12 to conserve power.
0
Clock 12 enabled.
1
Clock 12 disabled.
—
2–0
0
Reserved. Write to zero for future compatibility.
Table 7-7. SCCR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...