RapidIO Interface Basics
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-31
Table 16-10. Hardware Errors For NREAD Transaction
Error
Interrupt
Status Bit Set
Error
Response
Comments
Priority
Priority of read transaction is 3.
Yes if
LTLEECSR[ITD]
is set
LTLEDCSR[ITD]
No
RapidIO
packet is
dropped.
TransportType
Received reserved TT
Yes if
LTLEECSR[TSE]
is set
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped.
Received TT that is not enabled.
Error valid is when passthrough is disabled and
accept_all is disabled or when accept_all is
enabled.
Yes if
LTLEECSR[TSE]
is set
LTLEDCSR[TSE]
No
RapidIO
packet is
dropped.
DestID
DestID does not match this port DeviceID if
Alternate DeviceID is disabled or DestId does not
match either Alternate DeviceID or DeviceId if
Alternate DeviceID is enabled. Error valid when
(pass_through | accept_all) is false.
Yes if
LTLEECSR[ITTE]
is set
LTLEDCSR[ITTE]
Yes
SourceID
Not Checked for error.
TransactionType
Received RapidIO packet with reserved TType
for this ftype.
Yes if
LTLEECSR[ITD]
is set
LTLEDCSR[ITD]
Yes
RdSize
Not checked for error.
SrcTID
Not checked for error.
Address:WdPtr:Xambs
Read request hits overlapping ATMU windows
Refer to Section 16.2.5.4.2, Window Boundary
Crossing Errors, on page 16-22.
Yes if
LTLEECSR[IACB]
is set
LTLEDCSR[IACB]
Yes
Address:WdPtr:Xambs
Request hits a protected ATMU window or the
local configuration space window.
Yes if
LTLEECSR[ITD]
is set
LTLEDCSR[ITD]
Yes
Address:WdPtr:Xambs
Beginning address matches LCSBA1CSR with no
32-bit read request. Performed only when ttype
== 4’b0100.
Yes if
LTLEECSR[ITD]
is set
LTLEDCSR[ITD]
Yes
Header Size
Header size is not 12 bytes for small transport
packet or not 16 bytes for large transport packet.
Large transport packet has 14 valid bytes and two
bytes of padding of 0s. Padding of 0s is not
checked.
Yes if
LTLEECSR[ITD]
is set
LTLEDCSR[ITD]
Yes
PayloadSize
Not Applicable.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...