Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-111
26.5.6.9 PKEU End_of_Message Register (PKEUEOMR)
The End_of_message Register in the PKEU is used to indicate the start of a new computation.
Writing to this register causes the PKEU to execute the function requested by the ROUTINE
field, per the contents of the parameter memories listed below. This register has no data size, and
during the write operation, the core processor data bus is not read. Hence, any data value is
accepted. Normally, a write operation with a zero data value is performed. Reading from this
register is not meaningful, but a zero value is always returned, and no error is generated.
26.5.6.10 PKEU Parameter Memories
The PKEU uses four 2048-bit memories to receive and store operands for the arithmetic
operations the PKEU will be asked to perform. In addition, results are stored in one particular
parameter memory. Data addressing within these memories is big-endian, that is, the most
significant byte is stored in the lowest address.
AE
6
0
Address Error
Enables/disables interrupt generation.
0
Address error interrupt enabled.
1
Address error interrupt disabled.
—
5–0
0
Reserved. Write to zero for future compatibility.
PKEUEOMR
PKEU End_of_ Message Register
Offset 0xCC050
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
W
Reset 0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
Type
W
Reset 0x0000
Table 26-32. PKEUIMR Field Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...