MSC8144E Reference Manual, Rev. 3
15-6
Freescale
Semiconductor
PCI
15.1.8 Bus Transactions
The timing diagrams in this section show the relationship of significant signals involved in bus
transactions.
Note the following conventions:
When a signal is drawn as a solid line, it is actively being driven by the current initiator or
target.
When a signal is drawn as a dashed line, no agent is actively driving it.
Three-stated signals with slashes between the two rails have indeterminate values.
The terms edge and clock edge refer to the rising edge of the clock.
The terms asserted and deasserted refer to the globally visible state of the signal on the
clock edge, and not to signal transitions.
The symbol
represents a turnaround-cycle.
15.1.8.1 Read and Write Transactions
Both read and write transactions begin with an address phase followed by a data phase. The
address phase occurs when
PCI_FRAME
is asserted for the first time, and the
AD[31–0]
signals
contain a byte address and the
PCI_C/BE[3–0]
signals contain a bus command. The data phase
consists of the actual data transfer and possible wait cycles; the byte enable signals remain
actively driven from the first clock of the data phase through the end of the data transfer.
A read transaction starts when
PCI_FRAME
is asserted for the first time and the
PCI_C/BE[3–0]
signals indicate a read command. Figure 15-1 shows an example of a single beat read
transaction.
Figure 15-1. Single Beat Read Example
Figure 15-2 shows an example of a burst read transaction.
ADDR
CMD
BYTE ENABLES
PCI_CLK
PCI_AD[31–0]
PCI_C/BE[3–0]
PCI_FRAME
PCI_IRDY
PCI_DEVSEL
PCI_TRDY
DATA
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...