MSC8144E Reference Manual, Rev. 3
3-24
Freescale
Semiconductor
External Signals
PCI_IDSL
TDM7TCLK
GE2_TCK
UTP_RER
Input
Input
Output
Input
PCI IDSL
For details, see Chapter 15, PCI.
TDM7 Transmit Clock
Transmit Clock for TDM 7. For configuration details, see Chapter 20, TDM
Interface.
Ethernet 2 Transmit Clock
For details, see Chapter 19, Ethernet Controller.
Receive Error
2,3,4
0,1
5,6
7
PCI_PAR
UTP_TEN
Input/
Output
Input/
Output
PCI Parity
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Transmit Enable
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
2
0,1,3,4,5,6,
7
PCI_PAR
GE1_RX_CLK
UTP_RD6
Input/
Output
Input
Input
PCI Parity
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Ethernet 1 Receive Clock
For details, see Chapter 19, Ethernet Controller.
ATM UTOPIA Receive Data 6
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
3
1,2,6
0,4,5,7
PCI_PAR
GPIO20
TMR4
UTP_REOP
Input/
Output
Input/
Output
Input/
Output
Input
PCI Parity
For details, see Chapter 15, PCI.
General-Purpose Input Output 20
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Timer 4
The signal can be configured as an input to the counter or an output from the
counter. Selected through the GPIO configuration. For details, see Chapter 23,
GPIO. For timer functional details, see Chapter 22, Timers.
Receive End-of-Packet
4
0,1,2,3,5,6
0,1,2,3,5,6
7
PCI_FRAME
UTP_TD14
Input/
Output
Output
PCI Frame Sync
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Transmit Data 14
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
2
0,1,3,4,5,6,
7
PCI_FRAME
GE1_RD2
UTP_RD4
Input/
Output
Input
Input
PCI Frame Sync
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Ethernet 1 Receive Data 2
For details, see Chapter 19, Ethernet Controller.
ATM UTOPIA Receive Data 4
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
3
1,2,6
0,4,5,7
Table 3-8. PCI Signals (Continued)
Signal Name
Type
Description
I/O Mode
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...