MSC8144E Reference Manual, Rev. 3
26-94
Freescale
Semiconductor
Security Engine (SEC)
PRD
19
0
Primary Reset Done
Reflects the state of the reset done signal from the assigned
primary EU.
0
Assigned primary EU
reset done signal
inactive.
1
Assigned primary EU
reset done signal active.
Reset sequence
complete and EU is
ready to accept data.
SRD
18
0
Secondary Reset Done
Reflects the state of the reset done signal from the assigned
secondary EU.
0
Assigned secondary EU
reset done signal
inactive.
1
Assigned secondary EU
reset done signal active.
Reset sequence
complete and EU is
ready to accept data.
PD
17
0
Primary EU Done
Reflects the state of the done interrupt from the assigned primary
EU.
0
Assigned primary EU
done interrupt inactive.
1
Assigned primary EU
done interrupt active. EU
processing complete and
EU is ready to provide
output data.
SD
16
0
Secondary EU Done
Reflects the state of the done interrupt from the assigned
secondary EU.
0
Assigned secondary EU
done interrupt inactive.
1
Assigned secondary EU
done interrupt active. EU
processing complete and
EU is ready to provide
output data.
DOF
15
0
Double Fetch FIFO Write Overflow Error
Set when the channel fetch FIFO is full, SOF is set, and another
write is made to the fetch FIFO. When this bit is set, the channel
stops and activates an error interrupt. The channel does not start
again until a continue or reset is generated via the CCR. You can
clear this bit by writing a 1 to this bit.
0
No error detected.
1
Error detected.
SOF
14
0
Single Fetch FIFO Write Overflow Error
Set when the channel fetch FIFO is full and another write is made
to the fetch FIFO. The channel sets this bit and activates an error
interrupt. The channel continues processing, but the descriptor
pointer is lost. The core processor must clear this bit by writing a 1
to it.
0
No error detected.
1
Error detected.
MDTE
13
0
Master Data Transfer Error
Set when the channel receives an error from the master bus
interface. If the SEC is the bus master and detects the error, the
controller passes the error to the channel in use. The channel
halts and activates an interrupt. The channel can only be
restarted by writing a 1 to the CON or R bit in the CCR, or
resetting the whole SEC.
0
No error detected.
1
Error detected.
SGDLZE
12
0
Scatter/Gather Data Length Zero Error
Indicates that an all zero scatter/gather pointer was detected.
0
No error detected.
1
Error detected.
FPZE
11
0
Fetch Pointer Zero Error
Indicates that an all zero fetch pointer was detected.
0
No error detected.
1
Error detected.
Table 26-19. CPSR Bit Field Descriptions (Continued)
Bits
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...