TDM Signals
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
3-51
TDM7RDAT
PCI_AD1
GE2_RD3
UTP_STA
Input/
Output
Input/
Output
Input
Output
TDM7 Serial Receiver Data
The receive data signal for TDM 7. As an input, this can be the DATA_A data
signal for TDM 7. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 1
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Ethernet 2 Receive Data 3
For details, see Chapter 19, Ethernet Controller.
Transmit Start-of-Packet
0,1
2,3,4
5,6
7
TDM7RCLK
PCI_AD0
GE2_RD2
UTP_RVL
Input/
Output
Input/
Output
Input
Input
TDM7 Receive Clock
The receive clock signal for TDM 7. As an output, this can be the DATA_C data
signal for TDM 7. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 0
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Ethernet 2 Receive Data 2
For details, see Chapter 19, Ethernet Controller.
Receive Data Valid
0,1
2,3,4
5,6
7
TDM7RSYN
PCI_AD2
GE2_TD2
UTP_TER
Input/
Output
Input/
Output
Output
Output
TDM7 Receive Frame Sync
The receive sync signal for TDM 7. As an input, this can be the DATA_B data
signal for TDM 7. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 2
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Ethernet 2 Transmit Data 2
For details, see Chapter 19, Ethernet Controller.
Transmit Error
0,1
2,3,4
5,6
7
TDM6TDAT
GPIO7
IRQ13
PCI_AD23
Input/
Output
Input/
Output
Input
Input/
Output
TDM6 Transmit Data
The transmit data signal for TDM 6. Selected through the GPIO port; see
Chapter 23, GPIO. For configuration details, see Chapter 20, TDM Interface.
General-Purpose Input Output 7
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 13
One of sixteen external lines that can request a service routine via the internal
interrupt controller. Selected through the GPIO port; see Chapter 23, GPIO. For
functional details, see Chapter 13, Interrupt Handling.
PCI Address/Data Line 23
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
TDM6TCLK
PCI_AD22
Input
Input/
Output
TDM6 Transmit Clock
Transmit clock for TDM 6. For configuration details, see Chapter 20, TDM
Interface.
PCI Address/Data Line 22
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
3,4
Table 3-16. TDM[7–0] Signals (Continued)
Signal Name
Type
Description
I/O Mode
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...