Clocking
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
18-11
18.3.5
SDMA Internal Resource
The SDMA requires temporary buffering for some data in the multi-user RAM. The base address
for the SDMA temporary buffer is programmed in the SDEBCR. The base address must be
aligned to a 4-KB boundary. The size of the multi-user RAM needed for this buffering is
programmable via the STBSZ bit field in the SDMR. The size the temporary buffer that must be
allocated ranges from a minimum of 512 bytes to maximum of 3 KB in the multi-user RAM. See
the QUICC Engine™ Block Reference Manual with Protocol Interworking (QEIWRM) for
details.
18.4
Clocking
The QUICC Engine subsystem uses a programmable multiplexing system to route the various
clocks used to transfer data through the external interfaces. Depending on the application and
interface used, these signals can be supplied externally or taken from the internal programmable
baud-rate generators. The following subsections describe the multiplexing unit and the internal
baud-rate generators.
18.4.1
Multiplexer Logic
The QUICC Engine subsystem multiplexing logic routes clocks and connects the physical
interfaces to the QUICC Engine subsystem peripherals, including the two UCCs. The multiplexer
logic routes clocks to all the QUICC Engine subsystem peripherals from a bank of internal clocks
(BRG[5–8]) and a bank of external clocks.
Physical signal connections are also configured using the clock route registers. However, because
these signal lines are multiplexed with other functions at the I/O lines, you must make sure that
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...