MSC8144E Reference Manual, Rev. 3
20-30
Freescale
Semiconductor
UART
IDLE
12
0
Idle Line Flag
Set when 10 consecutive logic 1s (if M = 0) or 11 consecutive
logic 1s (if M = 1) appear on the receiver input. Once the
IDLE flag is cleared, a valid frame must again set the RDRF
flag before an idle condition can set the IDLE flag.This flag
can generate an interrupt request (refer to Section 20.5).
Clear IDLE by reading IDLE and then reading R[7–0] in the
SCIDR.
Note:
When the receiver wake-up bit (RWU) is set, an idle
line condition does not set the IDLE flag.
1
Receiver input has become
idle.
0
Receiver input is either active
now or has never become
active since the IDLE flag was
last cleared.
OR
11
0
Overrun Flag
Set when software fails to read the SCI data register before
the receive shift register receives the next frame. The OR bit
is set immediately after the stop bit has been completely
received for the second frame. The data in the shift register is
lost, but the data already in the SCI data registers is not
affected. This flag can generate an interrupt request (refer to
Section 20.5).
Clear OR by reading OR then reading R[7–0] in the SCIDR.
1
Overrun.
0
No overrun.
NF
10
0
Noise Flag
Set when the SCI detects noise on the receiver input. NF is
set during the same cycle as the RDRF flag but is not set for
an overrun.
Clear NF by reading NF and then reading R[7–0] in the
SCIDR.
1
Noise.
0
No noise.
FE
9
0
Framing Error Flag
Set when a logic 0 is accepted as the stop bit. FE is set
during the same cycle as the RDRF flag but is not set for an
overrun. FE inhibits further data reception until it is cleared.
Clear FE by reading FE and then reading R[7–0] in the
SCIDR.
1
Framing error.
0
No framing error.
PF
8
0
Parity Error Flag
Set when the parity enable bit, PE, is set and the parity of the
received data does not match its parity bit.
Clear PF by reading PF and then reading R[7–0] in the
SCIDR.
1
Parity error.
0
No parity error.
—
7–1
0
Reserved. Write to zero for future compatibility.
RAF
0
0
Receiver Active Flag
Set when the receiver detects a logic 0 during the RT1 time
period of the start bit search.
RAF is cleared when the receiver detects an idle character.
1
Reception in progress.
0
No reception in progress.
Table 20-11. SCISR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...