MSC8144E Reference Manual, Rev. 3
16-168
Freescale
Semiconductor
Serial RapidIO
®
Controller
Table 16-103. OMxMR Field Descriptions
Bits
Reset Description
—
31–28
0
Reserved. Write to zero for future compatibility.
SCTL
27–25
0
Service Control
Determines the number of descriptors to process before the
next queue is serviced. Note that if one queue has SCTL set
to fixed priority, all SCTL values in other queues are ignored.
For example, of the two outbound message units and the
service control value for unit 1 is set to 0b000, a fixed priority
is set and unit 0 handles the highest priority results. If a
queue is in direct mode, only one message operation is
serviced before the next queue is serviced. For proper
operation, this field should be modified only when the
outbound message controller is not enabled. The value of
this field cannot be changed unless both units are disabled.
000
Fixed priority based on
outbound message unit
number.
001
1 descriptor.
010
2 descriptors.
011
4 descriptors.
100 8
descriptors.
101
16 descriptors.
110 32
descriptors.
111 64
descriptors.
—
24–16
0
Reserved. Write to zero for future compatibility.
CIRQ_SIZ
15–12
0
Circular Descriptor Queue Size
Determines the number of descriptors that can be placed on
the circular queue without overflow. For proper operation,
this field should be modified only when the outbound
message controller is not enabled
0000
2.
0001
4.
0010
8.
0011
16.
0100
32.
0101
64.
0110
128.
0111
256.
1000 512.
1001
1024.
1010
2048.
1011—
1111 Reserved.
—
11–10
0
Reserved. Write to zero for future compatibility.
QOIE
9
0
Queue Overflow Interrupt Enable
Enables an interrupt when a queue overflow is detected.
That is, the enqueue and dequeue pointers are no longer
equal after the processor increments the enqueue pointer
while the queue is full. This bit is applicable only in chaining
mode. No queue overflow interrupt is generated if this bit is
cleared. If this bit is not set and the queue overflows, the
result is undefined.
QFIE
8
0
Queue Full Interrupt Enable
Enables an interrupt when the queue transitions to full.
That is, the enqueue and dequeue pointers are equal after
the processor increments the enqueue pointer. No QF
interrupt is generated if this bit is cleared. If this bit is set and
OMxSR[QF] is set, OMxSR[QFI] becomes set.
—
7
0
Reserved. Write to zero for future compatibility.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...