Detailed Register Descriptions
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
8-17
8.2.14 General Interrupt Register 2 (GIR2)
GIR2 includes interrupt status of some events within MSC8144E that are rare. Those bits are not
sticky but only sample the events. The GIR2 register is reset on a hard reset event. All bits will be
deasserted on reset
.
GIR2
General Interrupt Register 2
Offset 0x54
Bit
31
30
29
28
27
26
25
24
—
—
SWT4
SWT3
SWT2
SWT1
SWT0
OCN_ERR
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
PCI_ERR
DDR_ERR
DMA_ERR
—
CE_IECC
CE_DECC
TDM_P1ECC TDM_P0ECC
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
TDM7_TERR TDM7_RERR TDM6_TERR TDM6_RERR TDM5_TERR TDM5_RERR TDM4_TERR TDM4_RERR
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
TDM3_TERR TDM3_RERR TDM2_TERR TDM2_RERR TDM1_TERR TDM1_RERR TDM0_TERR TDM0_RERR
Type
R/W
Reset
0
0
0
0
0
0
0
0
Table 8-14. GIR2 Bit Descriptions
Name
Description
Settings
—
31–30
Reserved. Write to zero for future compatibility.
SWT4
29
Software Watchdog Timer 4 Interrupt
Reflects SWT 4 interrupt
0
Interrupt not asserted
1
Interrupt asserted
SWT3
28
Software Watchdog Timer 3 Interrupt
Reflects SWT 3 interrupt
0
Interrupt not asserted
1
Interrupt asserted
SWT2
27
Software Watchdog Timer 2 Interrupt
Reflects SWT 2 interrupt
0
Interrupt not asserted
1
Interrupt asserted
SWT1
26
Software Watchdog Timer 1 Interrupt
Reflects SWT 1 interrupt
0
Interrupt not asserted
1
Interrupt asserted
SWT0
25
Software Watchdog Timer 0 Interrupt
Reflects SWT 0 interrupt
0
Interrupt not asserted
1
Interrupt asserted
OCN_ERR
24
OCeaN-to-MBus Error Interrupt
Reflects OCeaN error interrupt
0
Interrupt not asserted
1
Interrupt asserted
PCI_ERR
23
PCI Error Interrupt
Reflects PCI error interrupt
0
Interrupt not asserted
1
Interrupt asserted
DDR_ERR
22
DDR Error Interrupt
Reflects DDR error interrupt
0
Interrupt not asserted
1
Interrupt asserted
DMA_ERR
21
DMA Error Interrupt
Reflects DMA error interrupt
0
Interrupt not asserted
1
Interrupt asserted
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...