MSC8144E Reference Manual, Rev. 3
12-52
Freescale
Semiconductor
DDR SDRAM Memory Controller
Note:
Due to the specific implementation, the memory address programmed in this register
should be shifted left one bit. For example, if the initialization address should be
0x4000_0010 the value written to SAx should be 0x8000_0020.
12.7.16
DDR SDRAM Initialization Address Enable Register (DDR_INIT_EN)
DDR_INIT_EN contains the enable bit to allow the usage of the address specified in
DDR_INIT_ADDRESS register for data strobe to data skew adjustment and automatic CAS to
preamble calibration after power-on reset.
Table 12-30. DDR_INIT_ADDRESS Bit Descriptions
Bit Reset
Description
Settings
IADDR
31–0
0
Initialization Address
Provides the address used for the data strobe to data skew adjustment and automatic
CAS to preamble calibration at power-on reset.
If used during initialization sequence, this address will be written during the initialization
sequence.
DDR_INIT_EN
DDR SDRAM Initialization Address Enable Register
Offset 0x014C
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
UIA
—
Type
R/W
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 12-31. DDR_INIT_EN Bit Descriptions
Bit
Reset
Description
Settings
UIA
31
0
Use Initialization Address
Enables the address used during initialization. When
this bit is cleared, the address is the first valid
address in the first enabled chip select.
0 Use the default address for the
training sequence as calculated
by the memory controller.
1 Use the initialization address
programmed in
DDR_INIT_ADDRESS.
—
30–0
0
Reserved. Write to zero for future compatibility.
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...