Debug and Profiling
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
25-31
— DPU Counter B2 Control Register (DP_CB2C)
— DPU Counter B2 Value Register (DP_CB2V)
Trace Buffer Registers
— DPU Trace Control Register (DP_TC)
— DPU VTB Start Address Register (DP_TSA)
— DPU VTB End Address Register (DP_TEA)
— DPU Trace Event Request Register (DP_TER)
— DPU Trace Write Pointer Register (DP_TW)
— DPU Trace Data Register (DP_TD)
Note:
The DPU registers use the base address: 0xFFF0A000.
25.2.14.1 DPU Control Register (DP_CR)
The DP_CR register is a 32-bit register responsible for controlling the debug logic of the DPU
and the task ID comparator. Table 25-13 defines the DP_CR bit fields.
DP_CR
DPU Control Register
Offset 0x00
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TIDCM
ISEDCA5
ISEDCA4
ISEDCA3
ISEDCA2
ISEDCA1
ISEDCA0
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
EIS
DETB
DECB2
DECB1
DECB0
DECA2
DECA1
DECA0
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-13. DP_CR Bit Descriptions
Name
Reset
Description
Settings
—
31–30
0
Reserved. Write to zero for future compatibility.
TIDCM
29–28
0
Task ID Comparator Mask
Controls the operation of the task ID comparator,
deciding which part takes part in the comparison.
The reference program and data ID values are
written in the DP_RPID and DP_RDID registers.
00 Neither the data task ID or the program
task ID participate in the comparison. The
comparison result is always 1.
01 The data task ID does not participate in the
comparison (masked).
10 The program task ID does not participate in
the comparison (masked).
11 Both the program task ID and the data task
ID participate in the comparison.
ISEDCA5
27–26
0
Interrupt Selector EDCA5
An event generated by the EDCA5 channel of the
OCE causes interrupt Debug A or Debug B to the
EPIC.
00 Does not cause an interrupt
01 reserved
10 Generates Debug A interrupt to the EPIC
11 Generates Debug B interrupt to the EPIC
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...