TDM Signals
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
3-57
TDM1RSYN
RC1
Input/
Output
Input
TDM1 Receive Frame Sync
The receive sync signal for TDM 1. As an input, this can be the DATA_B data
signal for TDM 1. For configuration details, see Chapter 20, TDM Interface.
Reset Configuration Word Bit 1
Used to load part of the Reset Configuration Word during Reset.
All modes
Reset
TDM0TDAT
RCW_SRC1
Input/
Output
Input
TDM0 Serial Transmitter Data
The transmit data signal for TDM 0. As an output, this can be the DATA_D data
signal for TDM 0. For configuration details, see Chapter 20, TDM Interface.
Reset Configuration Word Source 1
Along with the RCW_SRC[0, 2], this signal is sampled at the deassertion of
PORESET to identify the source of the reset configuration word.
All modes
Reset
TDM0TCLK
Input
TDM 0 Transmit Clock
Transmit Clock for TDM 0. For configuration details, see Chapter 20, TDM
Interface.
All modes
TDM0TSYN
RCW_SRC2
Input/
Output
Input
TDM0 Transmit Frame Sync
Transmit Frame Sync for TDM 0. For configuration details, see Chapter 20,
TDM Interface.
Reset Configuration Word Source 2
Along with the RCW_SRC[0–1], this signal is sampled at the deassertion of
PORESET to identify the source of the reset configuration word.
All modes
Reset
TDM0RDAT
RCFG_CLKIN_RNG
Input/
Output
Input
TDM0 Serial Receiver Data
The receive data signal for TDM 0. As an input, this can be the DATA_A data
signal for TDM 0. For configuration details, see Chapter 20, TDM Interface.
Reset Configuration CLKIN Range
This signal is sampled at the deassertion of PORESET to identify the range of
the CLKIN input.
All modes
Reset
TDM0RCLK
Input/
Output
TDM0 Receive Clock
The receive clock signal for TDM 0. As an input, this can be the DATA_C data
signal for TDM 0. For configuration details, see Chapter 20, TDM Interface.
All modes
TDM0RSYN
RCW_SRC0
Input/
Output
Input
TDM0 Receive Frame Sync
The receive sync signal for TDM 0. As an input, this can be the DATA_B data
signal for TDM 0. For configuration details, see Chapter 20, TDM Interface.
Reset Configuration Word Source 0
Along with the RCW_SRC[1–2], this signal is sampled at the deassertion of
PORESET to identify the source of the reset configuration word.
All modes
Reset
Table 3-16. TDM[7–0] Signals (Continued)
Signal Name
Type
Description
I/O Mode
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...