MSC8144E Reference Manual, Rev. 3
3-30
Freescale
Semiconductor
External Signals
GE1_RD1
PCI_CBE3
UTP_RD3
Input
Input/
Output
Input
Ethernet 1 Receive Data 1
For details, see Chapter 19, Ethernet Controller.
PCI Byte 3 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 3
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
1,2,6
3
0,4,5,7
GE1_RD0
PCI_CBE2
UTP_RD2
Input
Input/
Output
Input
Ethernet 1 Receive Data 0
For details, see Chapter 19, Ethernet Controller.
PCI Byte 2 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 2
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
1,2,6
3
0,4,5,7
GE1_TX_EN
PCI_CBE0
UTP_TD6
Output
Input/
Output
Output
Ethernet 1 Transmit Enable
For details, see Chapter 19, Ethernet Controller.
PCI Byte 0 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Transmit Data 6
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
1,2,6
3
0,4,5,7
GE1_TX_ER
PCI_CBE1
UTP_TD7
Output
Input/
Output
Output
Ethernet 1 Transmit Error
For details, see Chapter 19, Ethernet Controller.
PCI Byte 1 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Transmit Data 7
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
1,2,6
3
0,4,5,7
GE1_TX_CLK
PCI_AD31
UTP_RD0
Input
Input/
Output
Input
Ethernet 1 Transmit Clock
For details, see Chapter 19, Ethernet Controller.
PCI Address/Data Line 31
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 0
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
1,2,6
3
0,4,5,7
GE1_RX_DV
UTP_RD7
Input
Input
Ethernet 1 Receive Data Valid
Part of the Ethernet signals. For details, see Chapter 19, Ethernet Controller.
ATM UTOPIA Receive Data 7
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
1,2,6
0,3,4,5,7
Table 3-9. Ethernet Signals (Continued)
Signal Name
Type
Description
I/O Mode
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...