RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-129
IPE
21
1
Input port Receive Enable
Specifies whether the port is enable to respond to
packets. When IPE is cleared, the port can only route
or respond to I/O logical maintenance packets. Other
packets generate packet-not-accepted control
symbols to force an error condition to be signaled by
the sending device. Control symbols are not affected
and are received and handled normally.
The value of IPE must equal the value of OPE for the
RapidIO controller to function properly.
The initial value of IPE is read from configuration pins.
0
Port is stopped and not enabled
to respond to packets.
1
Port is enabled to respond to
packets.
ECD
20
0
Error Checking Disable
Disables all RapidIO transmission error checking.
This bit is hard-wired to 0.
0
Error checking and recovery is
enabled.
1
Error checking and recovery is
disabled.
MEP
19
0
Multicast Event Participant
This bit is hard-wired to 0. The MSC8144E does not
participate in multicast events.
—
18–4
0
Reserved. Write to zero for future compatibility.
SPF
3
0
Stop on Port Failed Encounter Enable
Used with the DPE bit to force certain behavior when
the error rate failed threshold is met or exceeded.
0
Stop on port failed disabled.
1
Stop on port failed enabled.
DPE
2
0
Drop Packet Enable
Used with the SPF bit to force certain behavior when
the error rate failed threshold is met or exceeded.
PL
1
0
Port Lockout
Stops the port so that is cannot issue or receive
packets. The input port can still follow the training
procedure and can still send and respond to link
requests. All received packets return
packet-not-accepted control symbols to force the
sending device to signal an error condition.
0
Packets that can be received and
issued are controlled by the state of
the OPE and IPE bits.
1
The port is stopped and not enabled
to issue or receive packets.
PT
0
1
Port Type
Hard-wired to 1.
0 Reserved.
1 Serial
port.
Table 16-65. P0CCSR Field Descriptions (Continued)
Bit
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...