MSC8144E Reference Manual, Rev. 3
3-18
Freescale
Semiconductor
External Signals
PCI_AD18
UTP_RD14
Input/
Output
Input
PCI Address/Data Line 18
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 14
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
2
0,1,3,4,5,6,
7
PCI_AD18
GPIO12
TDM5TSYN
Input/
Output
Input/
Output
Input/
Output
PCI Address/Data Line 18
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
General-Purpose Input Output 12
One of 32 GPIOs. For details, see Chapter 23, GPIO.
TDM5 Transmit Frame Sync
The transmit sync signal for TDM 5. Selected through GPIO configuration. For
details, see Chapter 23, GPIO. For TDM configuration details, see Chapter 20,
TDM Interface.
3,4
0,1,2,5,6
0,1,2,5,6
PCI_AD17
UTP_RD13
Input/
Output
Input
PCI Address/Data Line 17
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 13
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
2
0,1,3,4,5,6,
7
PCI_AD17
GPIO11
TDM5TDAT
Input/
Output
Input/
Output
Input/
Output
PCI Address/Data Line 17
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
General-Purpose Input Output 11
One of 32 GPIOs. For details, see Chapter 23, GPIO.
TDM5 Serial Transmitter Data
The transmit data signal for TDM 5. As an output, this can be the DATA_D data
signal for TDM 5. Selected through GPIO configuration. For details, see Chapter
23, GPIO. For TDM configuration details, see Chapter 20, TDM Interface.
3,4
0,1,2,5,6
0,1,2,5,6
PCI_AD16
UTP_RD12
Input/
Output
Input
PCI Address/Data Line 16
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 12
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
2
0,1,3,4,5,6,
7
PCI_AD16
TDM5TCLK
Input/
Output
Input
PCI Address/Data Line 16
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
TDM5 Transmit Clock
Transmit Clock for TDM 5. For configuration details, see Chapter 20, TDM
Interface.
3,4
0,1,2,5,6
PCI_AD15
UTP_RD11
Input/
Output
Input
PCI Address/Data Line 15
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
ATM UTOPIA Receive Data 11
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
2
0,1,3,4,5,6,
7
Table 3-8. PCI Signals (Continued)
Signal Name
Type
Description
I/O Mode
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...