MSC8144E Reference Manual, Rev. 3
19-8
Freescale
Semiconductor
TDM Interface
19.2.1 Common Signals for the TDM Modules
The sync and clock signals can be shared among the TDM modules or separate for each TDM
module. When the CTS bit of the TDMx General Interface Register (see page 19-36) is equal to
1, the TDM modules share sync and clock signals. In this mode, the common signals connect to
the following signal lines:
In non-independent mode, connect the shared sync to
TDM0TSYN
(receive and transmit of
all TDM modules share the same sync signal).
In non-independent mode, connect the shared clock to
TDM0TCLK
(receive and transmit of all
TDM modules share the same clock signal).
In independent mode, connect the transmit shared sync to
TDM0TSYNC
(transmit of all TDM
modules share the same sync signal). Connect the receive shared sync to
TDM1TSYNC
(receive
of all TDM modules share the same sync signal)
In independent mode, connect the transmit shared clock to
TDM0TCLK
(transmit of all TDM
modules share the same clock signal). Connect the receive shared clock to
TDM1TCLK
(receive
of all TDM modules share the same clock signal).
When the TDMxTIR[TSO] bit is set to a value of 1 (see page 19-46), the sync out signal
drives out through
TDM0TSYN
.
The configuration registers (see page 19-36) should be identical for the TDM modules that share
signals. There are only seven possibilities for sharing TDMs:
TDM0 and TDM1.
TDM0, TDM1, and TDM2.
TDM0, TDM1, TDM2 and TDM3.
TDM0, TDM1, TDM2, TDM3 and TDM4.
TDM0, TDM1, TDM2, TDM3, TDM4 and TDM5.
TDM0, TDM1, TDM2, TDM3, TDM4, TDM5 and TDM6.
TDM0, TDM1, TDM2, TDM3, TDM4, TDM5, TDM6 and TDM7.
Figure 19-8 illustrates a common receive sync, receive clock, transmit sync, and transmit clock
for TDM0 and TDM1. When the CTS bit of the TDMx General Interface Register (see
page 19-36) is cleared, the TDM modules do not share signals. In Figure 19-8, TDM2 - TDM7
do not share signals with the other TDM modules
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...