Rev. 1.00 Apr. 28, 2008 Page xxv of xxvi
24.8.1
Boot Mode ............................................................................................................ 776
24.8.2
User Program Mode.............................................................................................. 780
24.8.3
User Boot Mode.................................................................................................... 789
24.8.4
Storable Areas for On-Chip Program and Program Data...................................... 793
24.9
Protection ........................................................................................................................... 798
24.9.1
Hardware Protection ............................................................................................. 798
24.9.2
Software Protection............................................................................................... 799
24.9.3
Error Protection..................................................................................................... 799
24.10
Switching between User MAT and User Boot MAT ......................................................... 801
24.11
Programmer Mode ............................................................................................................. 802
24.12
Standard Serial Communication Interface Specifications for Boot Mode ......................... 802
24.13
Usage Notes ....................................................................................................................... 831
Section 25 Clock Pulse Generator .....................................................................833
25.1
Oscillator............................................................................................................................ 834
25.1.1
Connecting Crystal Resonator .............................................................................. 834
25.1.2
External Clock Input Method................................................................................ 835
25.2
Duty Correction Circuit ..................................................................................................... 838
25.3
Subclock Input Circuit ....................................................................................................... 838
25.4
Subclock Waveform Forming Circuit................................................................................ 839
25.5
Clock Select Circuit ........................................................................................................... 839
25.6
Usage Notes ....................................................................................................................... 840
25.6.1
Notes on Resonator ............................................................................................... 840
25.6.2
Notes on Board Design ......................................................................................... 840
Section 26 Power-Down Modes ........................................................................841
26.1
Register Descriptions ......................................................................................................... 841
26.1.1
Standby Control Register (SBYCR) ..................................................................... 842
26.1.2
Low-Power Control Register (LPWRCR) ............................................................ 844
26.1.3
Module Stop Control Registers H, L, A, and B
(MSTPCRH, MSTPCRL, MSTPCRA, MSTPCRB) ............................................ 845
26.2
Mode Transitions and LSI States ....................................................................................... 848
26.3
Medium-Speed Mode......................................................................................................... 850
26.4
Sleep Mode ........................................................................................................................ 851
26.5
Software Standby Mode..................................................................................................... 851
26.6
Watch Mode....................................................................................................................... 853
26.7
Module Stop Mode ............................................................................................................ 854
26.8
Usage Notes ....................................................................................................................... 854
26.8.1
I/O Port Status....................................................................................................... 854
26.8.2
Current Consumption when Waiting for Oscillation Stabilization ....................... 854
Summary of Contents for H8S/2100 Series
Page 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Page 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Page 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Page 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Page 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Page 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Page 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Page 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Page 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Page 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Page 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Page 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Page 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Page 1023: ......
Page 1024: ...H8S 2117R Group Hardware Manual...