Rev. 1.00 Apr. 28, 2008 Page x of xxvi
2.7.3
Register Indirect with Displacement
@(d:16, ERn) or @(d:32, ERn)................. 58
2.7.4
Register Indirect with Post-Increment or Pre-Decrement
@ERn+ or @-ERn..... 58
2.7.5
Absolute Address
@aa:8, @aa:16, @aa:24, or @aa:32....................................... 58
2.7.6
Immediate
#xx:8, #xx:16, or #xx:32.................................................................... 59
2.7.7
Program-Counter Relative
@(d:8, PC) or @(d:16, PC) ...................................... 59
2.7.8
Memory Indirect
@@aa:8 ................................................................................... 60
2.7.9
Effective Address Calculation ................................................................................ 61
2.8
Processing States.................................................................................................................. 63
2.9
Usage Note........................................................................................................................... 65
2.9.1
Notes on Using the Bit Operation Instruction......................................................... 65
Section 3 MCU Operating Modes ....................................................................... 67
3.1
Operating Mode Selection ................................................................................................... 67
3.2
Register Descriptions ........................................................................................................... 68
3.2.1
Mode Control Register (MDCR) ............................................................................ 68
3.2.2
System Control Register (SYSCR) ......................................................................... 69
3.2.3
Serial Timer Control Register (STCR) ................................................................... 71
3.2.4
System Control Register 3 (SYSCR3) .................................................................... 73
3.3
Operating Mode Descriptions .............................................................................................. 73
3.3.1
Mode 2.................................................................................................................... 73
3.4
Address Map ........................................................................................................................ 74
Section 4 Exception Handling ............................................................................. 75
4.1
Exception Handling Types and Priority............................................................................... 75
4.2
Exception Sources and Exception Vector Table .................................................................. 76
4.3
Reset .................................................................................................................................... 79
4.3.1
Reset Exception Handling ...................................................................................... 79
4.3.2
Interrupts Immediately after Reset.......................................................................... 80
4.3.3
On-Chip Peripheral Modules after Reset is Cancelled ........................................... 80
4.4
Interrupt Exception Handling .............................................................................................. 81
4.5
Trap Instruction Exception Handling................................................................................... 81
4.6
Exception Handling by Illegal Instruction ........................................................................... 82
4.7
Stack Status after Exception Handling................................................................................. 83
4.8
Usage Note........................................................................................................................... 84
Summary of Contents for H8S/2100 Series
Page 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Page 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Page 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Page 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Page 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Page 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Page 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Page 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Page 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Page 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Page 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Page 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Page 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Page 1023: ......
Page 1024: ...H8S 2117R Group Hardware Manual...