Rev. 1.00 Apr. 28, 2008 Page xx of xxvi
16.4.4
Switching between System Clock and Sub Clock ................................................ 487
16.5
Noise Canceler Circuit....................................................................................................... 488
16.6
Reset Conditions ................................................................................................................ 490
16.7
Interrupt Sources................................................................................................................ 490
16.8
Usage Note......................................................................................................................... 491
Section 17 Serial Communication Interface with FIFO (SCIF)........................ 493
17.1
Features.............................................................................................................................. 493
17.2
Input/Output Pins............................................................................................................... 495
17.3
Register Descriptions ......................................................................................................... 496
17.3.1
Receive Shift Register (FRSR) ............................................................................. 497
17.3.2
Receive Buffer Register (FRBR) .......................................................................... 497
17.3.3
Transmitter Shift Register (FTSR)........................................................................ 498
17.3.4
Transmitter Holding Register (FTHR).................................................................. 498
17.3.5
Divisor Latch H, L (FDLH, FDLL) ...................................................................... 498
17.3.6
Interrupt Enable Register (FIER).......................................................................... 499
17.3.7
Interrupt Identification Register (FIIR) ................................................................ 500
17.3.8
FIFO Control Register (FFCR)............................................................................. 502
17.3.9
Line Control Register (FLCR) .............................................................................. 503
17.3.10
Modem Control Register (FMCR)........................................................................ 504
17.3.11
Line Status Register (FLSR)................................................................................. 506
17.3.12
Modem Status Register (FMSR)........................................................................... 510
17.3.13
Scratch Pad Register (FSCR)................................................................................ 511
17.3.14
SCIF Control Register (SCIFCR) ......................................................................... 512
17.4
Operation ........................................................................................................................... 514
17.4.1
Baud Rate ............................................................................................................. 514
17.4.2
Operation in Asynchronous Communication........................................................ 515
17.4.3
Initialization of the SCIF ...................................................................................... 516
17.4.4
Data Transmission/Reception with Flow Control................................................. 519
17.4.5
Data Transmission/Reception Through the LPC Interface ................................... 525
17.5
Interrupt Sources................................................................................................................ 528
17.6
Usage Note......................................................................................................................... 528
17.6.1
Power-Down Mode When LCLK is Selected for SCLK ...................................... 528
Section 18 I
2
C Bus Interface (IIC)..................................................................... 529
18.1
Features.............................................................................................................................. 529
18.2
Input/Output Pins............................................................................................................... 533
18.3
Register Descriptions ......................................................................................................... 534
18.3.1
I
2
C Bus Data Register (ICDR) .............................................................................. 536
18.3.2
Slave Address Register (SAR).............................................................................. 537
Summary of Contents for H8S/2100 Series
Page 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Page 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Page 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Page 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Page 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Page 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Page 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Page 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Page 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Page 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Page 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Page 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Page 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Page 1023: ......
Page 1024: ...H8S 2117R Group Hardware Manual...