Section 5 Interrupt Controller
Rev. 1.00 Apr. 28, 2008 Page 128 of 994
REJ09B0452-0100
H'0310 NOP
H'0312 NOP
H'0314 NOP
H'0316 NOP
H'0310
φ
Address bus
Break request
signal
Breakpoint NOP instruction is executed at breakpoint address H'0312 and
next address, H'0314; fetch from address H'0316 starts after
end of exception handling.
Breakpoint NOP instruction at breakpoint address H'0312 is not executed;
fetch from address H'0312 starts after end of exception handling.
Breakpoint MOV instruction is executed at breakpoint address H'0312,
NOP instruction at next address, H'0316, is not executed;
fetch from address H'0316 starts after end of exception handling.
H'0312 H'0314 H'0316
H'0318
SP-2
SP-4
H'0036
H'0310 H'0312 H'0314 H'0316
H'0318
SP-2
SP-4
H'0036
H'0310
H'0312
H'0314
SP-2
SP-4
H'0036
H'0310 NOP
H'0312 MOV.W #xx : 16,Rd
H'0314 NOP
H'0316 NOP
H'0310 NOP
H'0312 NOP
H'0314 NOP
H'0316 NOP
•
Program area in on-chip memory, 1-state execution instruction at specified break address
φ
Address bus
Break request
signal
•
Program area in on-chip memory, 2-state execution instruction at specified break address
φ
Address bus
Break request
signal
•
Program area in external memory (2-state access, 16-bit-bus access), 1-state execution instruction
at specified break address (Not available in this LSI)
Instruction
fetch
NOP
execution
NOP
execution
MOV.W
execution
NOP
execution
NOP
execution
Interrupt exeption handling
Interrupt exeption handling
NOP
execution
Interrupt exeption handling
Instruction
fetch
Instruction
fetch
Instruction
fetch
Instruction
fetch
Instruction
fetch
Vector
fetch
Internal
operation
Stack save
Internal
operation
Instruction
fetch
Instruction
fetch
Instruction
fetch
Instruction
fetch
Vector
fetch
Internal
operation
Internal
operation
Instruction
fetch
Instruction
fetch
Instruction
fetch
Instruction
fetch
Instruction
fetch
Vector
fetch
Internal
operation
Stack save
Stack save
Internal
operation
Figure 5.12 Examples of Address Break Timing
Summary of Contents for H8S/2100 Series
Page 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Page 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Page 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Page 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Page 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Page 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Page 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Page 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Page 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Page 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Page 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Page 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Page 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Page 1023: ......
Page 1024: ...H8S 2117R Group Hardware Manual...