Rev. 1.00 Apr. 28, 2008 Page xxii of xxvi
19.4.10
First KCLK Falling Interrupt ................................................................................ 609
19.5
Usage Notes ....................................................................................................................... 613
19.5.1
KBIOE Setting and KCLK Falling Edge Detection ............................................. 613
19.5.2
KD Output by KDO bit (KBCRL) and by Automatic Transmission .................... 614
19.5.3
Module Stop Mode Setting ................................................................................... 614
19.5.4
Medium-Speed Mode ........................................................................................... 614
19.5.5
Transmit Completion Flag (KBTE) ...................................................................... 614
Section 20 LPC Interface (LPC)........................................................................ 615
20.1
Features.............................................................................................................................. 615
20.2
Input/Output Pins............................................................................................................... 617
20.3
Register Descriptions ......................................................................................................... 618
20.3.1
Host Interface Control Registers 0 and 1 (HICR0 and HICR1)............................ 620
20.3.2
Host Interface Control Registers 2 and 3 (HICR2 and HICR3)............................ 626
20.3.3
Host Interface Control Register 4 (HICR4) .......................................................... 629
20.3.4
Host Interface Control Register 5 (HICR5) .......................................................... 630
20.3.5
LPC Channel 1 Address Registers H and L (LADR1H and LADR1L)................ 631
20.3.6
LPC Channel 2 Address Registers H and L (LADR2H and LADR2L)................ 632
20.3.7
LPC Channel 3 Address Registers H and L (LADR3H and LADR3L)................ 634
20.3.8
LPC Channel 4 Address Registers H and L (LADR4H and LADR4L)................ 636
20.3.9
Input Data Registers 1 to 4 (IDR1 to IDR4) ......................................................... 637
20.3.10
Output Data Registers 1 to 4 (ODR1 to ODR4) ................................................... 637
20.3.11
Bidirectional Data Registers 0 to 15 (TWR0 to TWR15)..................................... 638
20.3.12
Status Registers 1 to 4 (STR1 to STR4) ............................................................... 638
20.3.13
SERIRQ Control Register 0 (SIRQCR0).............................................................. 645
20.3.14
SERIRQ Control Register 1 (SIRQCR1).............................................................. 649
20.3.15
SERIRQ Control Register 2 (SIRQCR2).............................................................. 653
20.3.16
SERIRQ Control Register 3 (SIRQCR3).............................................................. 656
20.3.17
SERIRQ Control Register 4 (SIRQCR4).............................................................. 657
20.3.18
SCIF Address Register (SCIFADRH, SCIFADRL) ............................................. 658
20.3.19
Host Interface Select Register (HISEL)................................................................ 659
20.4
Operation ........................................................................................................................... 660
20.4.1
LPC interface Activation ...................................................................................... 660
20.4.2
LPC I/O Cycles..................................................................................................... 661
20.4.3
Gate A20............................................................................................................... 664
20.4.4
LPC Interface Shutdown Function (LPCPD)........................................................ 667
20.4.5
LPC Interface Serialized Interrupt Operation (SERIRQ) ..................................... 671
20.4.6
LPC Interface Clock Start Request ....................................................................... 673
20.4.7
SCIF Control from LPC Interface......................................................................... 673
20.5
Interrupt Sources................................................................................................................ 674
Summary of Contents for H8S/2100 Series
Page 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Page 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Page 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Page 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Page 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Page 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Page 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Page 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Page 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Page 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Page 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Page 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Page 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Page 1023: ......
Page 1024: ...H8S 2117R Group Hardware Manual...