Rev. 1.00 Apr. 28, 2008 Page xxiii of xxvi
20.5.1
IBFI1, IBFI2, IBFI3, IBFI4, OBEI, and ERRI ..................................................... 674
20.5.2
SMI, HIRQ1, HIRQ3, HIRQ4, HIRQ5, HIRQ6, HIRQ7, HIRQ8, HIRQ9,
HIRQ10, HIRQ11, HIRQ12, HIRQ13, HIRQ14, and HIRQ15............................ 675
20.6
Usage Note......................................................................................................................... 678
20.6.1
Data Conflict......................................................................................................... 678
Section 21 FSI Interface ....................................................................................681
21.1
Features.............................................................................................................................. 681
21.2
Input/Output Pins ............................................................................................................... 683
21.3
Register Description........................................................................................................... 684
21.3.1
FSI Control Register 1 (FSICR1).......................................................................... 686
21.3.2
FSI Control Register 2 (FSICR2).......................................................................... 688
21.3.3
FSI Byte Count Register (FSIBNR)...................................................................... 689
21.3.4
FSI Instruction Register (FSIINS) ........................................................................ 690
21.3.5
FSI Instruction Register (FSIRDINS)................................................................... 691
21.3.6
FSI Program Instruction Register (FSIPPINS) ..................................................... 691
21.3.7
FSI Status Register (FSISTR) ............................................................................... 691
21.3.8
FSI Transmit Data Registers 0 to 7 (FSITDR0 to FSITDR7)............................... 693
21.3.9
FSI Receive Data Register (FSIRDR) .................................................................. 693
21.3.10
FSI Access Host Base Address Registers H and L
(FSIHBARH and FSIHBARL) ............................................................................. 694
21.3.11
FSI Flash Memory Size Register (FSISR) ............................................................ 694
21.3.12
FSI Command Host Base Address Registers H and L
(CMDHBARH
and
CMDHBARL) ...................................................................... 695
21.3.13
FSI Command Register (FSICMDR).................................................................... 696
21.3.14
FSI LPC Command Status Register 1 (FSILSTR1).............................................. 696
21.3.15
FSI LPC Command Status Register 2 (FSILSTR2).............................................. 698
21.3.16
FSI General-Purpose Registers 1 to F (FSIGPR1 to FSIGPRF) ........................... 699
21.3.17
FSI LPC Control Register (SLCR) ....................................................................... 699
21.3.18
FSI Address Registers H, M, and L (FSIARH, FSIARM, and FSIARL) ............. 700
21.3.19
FSI Write Data Registers HH, HL, LH, and LL
(FSIWDRHH, FSIWDRHL, FSIWDRLH, and FSIWDRLL).............................. 701
21.4
Operation ........................................................................................................................... 703
21.4.1
LPC/FW Memory Cycles ..................................................................................... 703
21.4.2
SPI Flash Memory Transfer.................................................................................. 705
21.4.3
Flash Memory Instructions ................................................................................... 706
21.4.4
FSI Memory Cycle (Direct Transfer between LPC and SPI)................................ 707
21.4.5
FSI Memory Cycle (LPC-SPI Command Transfer).............................................. 714
21.4.6
SPI Flash Memory Write Operation Mode ........................................................... 722
21.5
Reset Conditions ................................................................................................................ 723
Summary of Contents for H8S/2100 Series
Page 2: ...Rev 1 00 Apr 28 2008 Page ii of xxvi...
Page 54: ...Section 1 Overview Rev 1 00 Apr 28 2008 Page 28 of 994 REJ09B0452 0100...
Page 92: ...Section 2 CPU Rev 1 00 Apr 28 2008 Page 66 of 994 REJ09B0452 0100...
Page 158: ...Section 5 Interrupt Controller Rev 1 00 Apr 28 2008 Page 132 of 994 REJ09B0452 0100...
Page 244: ...Section 8 8 Bit PWM Timer PWMU Rev 1 00 Apr 28 2008 Page 218 of 994 REJ09B0452 0100...
Page 330: ...Section 10 16 Bit Timer Pulse Unit TPU Rev 1 00 Apr 28 2008 Page 304 of 994 REJ09B0452 0100...
Page 416: ...Section 13 8 Bit Timer TMR Rev 1 00 Apr 28 2008 Page 390 of 994 REJ09B0452 0100...
Page 612: ...Section 18 I 2 C Bus Interface IIC Rev 1 00 Apr 28 2008 Page 586 of 994 REJ09B0452 0100...
Page 706: ...Section 20 LPC Interface LPC Rev 1 00 Apr 28 2008 Page 680 of 994 REJ09B0452 0100...
Page 752: ...Section 21 FSI Interface Rev 1 00 Apr 28 2008 Page 726 of 994 REJ09B0452 0100...
Page 774: ...Section 23 RAM Rev 1 00 Apr 28 2008 Page 748 of 994 REJ09B0452 0100...
Page 1008: ...Section 28 Electrical Characteristics Rev 1 00 Apr 28 2008 Page 982 of 994 REJ09B0452 0100...
Page 1020: ...Rev 1 00 Apr 28 2008 Page 994 of 994 REJ09B0452 0100...
Page 1023: ......
Page 1024: ...H8S 2117R Group Hardware Manual...