RM0082
RS_Reconfigurable array subsystem (RAS) registers
Doc ID 018672 Rev 1
653/844
ROM about the way booting is to be done. The following sub-section explains the features
supported by each IP present in this mode;
a)
FSMC interface for NAND Flash connectivity (16 bits, 5 control signals)
b) Boot
pins
30.1.2 NOR
mode
This mode supports the FSMC interface for NOR Flash connectivity along with some boot
pins which gives information to the Boot ROM about the way booting is to be done. The
following sub-section explains the features supported by each IP present in this mode;
a)
FSMC interface for NOR Flash connectivity
b) Boot
Pins
30.1.3 Photoframe
mode
In this mode, following IPs are present;
a)
FSMC interface for NAND Flash connectivity (16 bits, 5 control signals)
b)
CLCD controller interface
c)
GPIO block supporting up to 8 general purpose IOs with interrupt capability
d)
TDM block for voice/music capabilities
e)
SD/SDIO/MMC host controller
f)
Fully configurable Telecom GPIO8(7-4) and GPIO10(9-0)
30.1.4 LEND_IP_PHONE
(LOW END IP PHONE mode)
In this mode, following IPs are present;
a)
9 x 9 Keyboard
b)
8 SPI/I2C Control signals
c) Digital-to-Analog
converter
(DAC)
d) I2S
Block
e)
TDM block capable of communicating with 8 external devices
f)
SD/SDIO/MMC host controller
g)
Fully configurable Telecom GPIO8(7-4) and GPIO10(9-0)
h) 8
Interrupt
pins