RM0082
Product overview
Doc ID 018672 Rev 1
4.1.1 Main
features
The following main functionalities are implemented in SPEAr300 embedded MPU device:
●
ARM926EJ-S core @333 MHz, 16+16 KB-I/D cache, configurable TCM-I/D size, MMU,
TLB, JTAG and ETM trace module (multiplexed interfaces).
●
Dynamic power saving features.
●
High performance linked list 8-channel DMA.
●
Multi-port memory controller: 8/16 bit mobileDDR@166 MHz or DDR2@333 MHz.
●
USB2.0 Host (High-Full-Low speed); integrated PHY transceiver.
●
USB2.0 Device (High-Full speed); integrated PHY transceiver.
●
Ethernet 10/100 MAC with MII Interface (IEEE-802.3)
●
I2C (High-Fast-Low speed) Master/Slave.
●
Cryptographic co-processor (C3).
●
IrDA controller with a data rate from 9.6 Kbps to 4 Mbps.
●
Touchscreen support (using ADC).
●
RTC - WDT - SYSCTR - MISC internal control registers.
●
ADC (1us/1MSPS) 8 analog input channels; 10 bit resolution.
●
JPEG codec accelerator single clock per pixel encoding decoding.
●
6 x 16 bits general purpose Timers with programmable prescaler (only 4 timers with
capture mode).
●
32KB ROM & up to 56 KB internal SRAM
●
Flexible static memory controller (FSMC) up to 16 bit data bus width, supporting
external asynchronous SRAM, NAND/NOR Flash.
●
3 x SPI Master/Slave (Motorola-Texas_National) Master/Slave up to 50 Mbps.
●
SDIO interface supporting SPI, SD1, SD4 and SD8 mode with card detect, write
protect, LED.
●
I2S interface, full duplex with data buffer for left and right channels allowing up to 64 ms
of voice buffer (for 32 bit samples).
The I2S and SDIO interfaces share the same RAM
resources.
●
UART with HW flow control (speed rate up to 3 Mbps)
●
Up to 512 timeslots, master or slave TDM. Any input timeslot can be switched to any
output timeslot, and/or can be buffered for computation (up to 16 channels of 1 to 4
timeslots buffered during 32 ms). Up to 16 buffers can be played in output timeslots.
●
Up to 8 additional I2C/SPI chip selects.
●
Camera interface ITU-601 with external or embedded synchronization (ITU-656 or
CSI2). Picture limit is given by the line length that must be stored in a 2048*32 buffer.
●
Color LCD Controller, supports up to 1024X768 resolution, 24 bpp true colour,
STN/TFT display panels.
●
9 x 9 keyboard controller.
●
18 GPIOs for CODEC (up to 8 quad CODECS) & SLIC management.
●
1 bit DAC
●
Up to 62 GPIOs (multiplexed with peripheral I/Os), up to 22 with interrupt capability.
●
Possible NAND / NOR Flash booting.
●
8/16 bits parallel Flash interface allowing connection of NOR or NAND Flash.