RM0082
RS_SDIO controller
Doc ID 018672 Rev 1
721/844
Note:
Note: The host controller may sample the card Interrupt signal during interrupt period and
may hold its value in the flip-flop. If the Card Interrupt Status Enable is set to logic ‘0’, the HC
shall clear all internal signals regarding Card Interrupt.
32.7.20 ERRIRQSTATEN
register
The ERRIRQSTATEN bit assignments are given in
Table 641.
NIRQSTATEN register bit assignments
Bit
Name
Reset
value
Type
Description
[15]
FIX0
1’h0
RO
The HC shall control error Interrupts using the Error
Interrupt Status Enable register.
[14:09]
-
-
Rsvd
Reserved
[08]
CDIRQSTSEN
1’h0
RW
If this bit is set to logic ‘0’, the HC shall clear
Interrupt request to the System. The Card Interrupt
detection is stopped when this bit is cleared and
restarted when this bit is set to logic ‘1’. The HD
should clear the Card Interrupt Status Enable
before servicing the Card Interrupt and should set
this bit again after all Interrupt requests from the
card are cleared to prevent inadvertent Interrupts.
1’b0 - Masked
1’b1 - Enabled
[07]
CDRSTSEN
1’h0
RW
1’b0 - Masked
1’b1 - Enabled
[06]
CDISTSEN
1’h0
RW
[05]
BUFRDRDYEN 1’h0
RW
[04]
BUFWRRDYE
N
1’h0
RW
[03]
DMAIRQSTSE
N
1’h0
RW
[02]
BLKGESTSEN
1’h0
RW
[01]
TRNFCSTSEN
1’h0
RW
[00]
CMDCSTSEN
1’h0
RW
Table 642.
ERRIRQSTATEN register bit assignments
Bit
Name
Reset value
Type
Description
[15:14]
VDSERSTSEN
1’h0
RW1C
1’b0 - Masked
1’b1 - Enabled
[13]
CEATAERSTSEN
1’h0
RW1C
[12]
TGTRESERSTSEN
1’h0
RW1C
[11:10]
-
-
Rsvd
Reserved