RM0082
DDR memory controller (MPMC)
Doc ID 018672 Rev 1
151/844
MEM10_CTL
0x28
0x0A
RW
RD
RW
RW
RTT_0
OUT_OF_RANGE_TYPE
ODT_WR_MAP_CS1
ODT_WR_MAP_CS0
MEM11_CTL
0x2C
0x0B
RW
RW
RW
RW
AHB0_R_PRIORITY
AHB0_PORT_ORDERING
ADDR_PINS
RTT_PAD_TERMINATION
MEM12_CTL
0x30
0x0C
RW
RW
RW
RW
AHB1_W_PRIORITY
AHB1_R_PRIORITY
AHB1_PORT_ORDERING
AHB0_W_PRIORITY
MEM13_CTL
0x34
0x0D
RW
RW
RW
RW
AHB3_PORT_ORDERING
AHB2_W_PRIORITY
AHB2_R_PRIORITY
AHB2_PORT_ORDERING
MEM14_CTL
0x38
0x0E
RW
RW
RW
RW
AHB4_R_PRIORITY
AHB4_PORT_ORDERING
AHB3_W_PRIORITY
AHB3_R_PRIORITY
MEM15_CTL
0x3C
0x0F
RW
AHB4_W_PRIORITY
MEM16_CTL
0x40
0x10
-
This register intentionally blank.
MEM17_CTL
0x44
0x11
RW
RD
RW
RW
TCKE
OUT_OF_RANGE_SOURCE_ID
COLUMN_SIZE
CASLAT
MEM18_CTL
0x48
0x12
RW
RW
RW
TRTP
TRRD
TEMRS
MEM19_CTL
0x4C
0x13
RW
RW
RW
RW
WRLAT
WEIGHTED_ROUND_ROBIN_WEIGHT_SH
ARING
TWTR
TWR_INT
MEM20_CTL
0x50
0x14
RW
RW
RW
RW
AHB0_PRIORITY2_RELATIVE_PRIORITY
AHB0_PRIORITY1_RELATIVE_PRIORITY
AHB0_PRIORITY0_RELATIVE_PRIORITY
AGE_COUNT
Table 77.
Registers overview (continued)
Register name
Offset
Mem. CTRL
core Reg.
Address
Type
(1)
Parameter(s)